Vishay Siliconix # 18 V, 60 A, 0.6 m $\Omega$ R<sub>DS(on)</sub> Hot-Swap eFuse Switch #### **DESCRIPTION** The SiC32301, SiC32302, SiC32303, and SiC32304 are programmable hot swap e-fuses for high current applications such as servers, data storage, and communication products. They contain a high side MOSFET and control circuitry that enables them to work as stand-alone devices, or to be controlled by a hot-swap controller. The SiC32301, SiC32302, SiC32303, and SiC32304 drive up to 60 A of continuous current per device. The SiC32301, SiC32302, SiC32303, and SiC32304 limit the inrush current to the load when a circuit card is inserted into a live backplane power source, thereby limiting the backplane's voltage drop. The devices offer many features to simplify system designs. They provide an integrated solution for monitoring output current and die temperature, eliminating the need for an external current sensing shunt resistor, power MOSFET, and thermal sensing device. The SiC32301, SiC32302, SiC32303, and SiC32304 detect the power FET gate, source, and drain short conditions, in addition to feedback to the controller. Also, the SiC32301 and SiC32303 can be operated in parallel for higher current applications. The SiC32301, SiC32302, SiC32303, and SiC32304 are available in a 5 mm x 5 mm QFN package. ### **FEATURES** - 4.5 V to 18 V operating input range - 25 V guaranteed maximum input tolerance - Maximum 60 A output current - Integrated switch with lower R<sub>DS(on)</sub> 0.6 mΩ - Built-in MOSFET driver - · Integrated current sensing with sense output - Separate current sensing output used to program over-current value - Built-in soft start and insertion delay - Output short-circuit protection - Over-temperature protection - Built-in fuse health diagnostics - Fault and power good signal outputs - Parallel operation for higher current applications, SiC32301 and SiC32303 only - Analog temperature report - Output voltage power down control - Available in a FCQFN 5 mm x 5 mm package ## **APPLICATIONS** - Hot swap - PC cards - Disk drives - Servers - Networking ### TYPICAL APPLICATION CIRCUIT Fig. 1 - Typical Application Circuit Fig. 2 - SiC3230x Typical Application Diagram #### **PINOUT CONFIGURATION** Fig. 3 - Pins Out Configuration (Top View) # SiC32301, SiC32302, SiC32303, SiC32304 Vishay Siliconix | ORDERING INFORMATION | | | | | | | | |----------------------|--------------------|----------------------------------------|------------|--------------|--|--|--| | PART NUMBER | PACKAGE | FAULT RESPONSE | ALERT PINS | MARKING CODE | | | | | SiC32301CD-T1E3 | | Switch off, and latch upon fault event | | 32301 | | | | | SiC32301CD-T5E3 | | Switch on, and laten upon fault event | PGD, D_OC | 32301 | | | | | SiC32302CD-T1E3 | | Auto-retry, 1s after fault is removed | FGD, D_OC | 32302 | | | | | SiC32302CD-T5E3 | PowerPAK MLP55-32 | Auto-retry, is after fault is removed | | 32302 | | | | | SiC32303CD-T1E3 | POWEIPAR MILESS-32 | Switch off, and latch upon fault event | | 32303 | | | | | SiC32303CD-T5E3 | | Switch on, and laten upon fault event | GOK, D OC | 32303 | | | | | SiC32304CD-T1E3 | | Auto-retry, 1s after fault is removed | GOK, D_OC | 32304 | | | | | SiC32304CD-T5E3 | | Auto-retry, is after fault is removed | | 32304 | | | | | SiC32301EVB | | | | | | | | | SiC32302EVB | | Reference board | | | | | | | SiC32303EVB | | | | | | | | | SiC32304EVB | | | | | | | | | PIN DESCRIPTIO | N | | |---------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PIN | NAME | FUNCTION | | 1, 2 | NC | May connect to GND, V <sub>OUT</sub> , or left floating | | 3 | D_OC | Digital output of over-current indication. D_OC is an open-drain output. When the voltage on CS is higher than 85 % x VCLREF, D_OC logic is pulled low. This pin has an internal 2 µA pull-down current to artificially pull low in case the external pull-up resistor is missing | | 4 | ON / PD | Power FET on / off control or OUT voltage pull-down mode control. Drive ON / PD higher than 1.4 V to turn on the power FET after setting ON / PD equal to 1.1 V for $-2$ ms will cause the controller to recognize a $V_{OUT}$ discharge request. The power FET will begin to discharge with a 500 $\Omega$ internal resistor. Drive ON / PD below 0.8 V to open the power FET. In the event of a latching fault or inadequate input $V_{\text{IN}}$ supply, a 1 $\text{M}\Omega$ resistor will attempt to discharge the ON / PD pin (useful for stand-alone applications). Do NOT float ON / PD | | 5<br>(SiC32301, SiC32302) | PGD | Digital output of power good indication. At initial stage, PGD is set to low by an open drain output. When V <sub>OUT</sub> reaches 98 % of V <sub>IN</sub> , PGD pin will turn high. There is a 5 % hysteresis. PGD is hold low at soft start stage. If a fault is detected, PGD will not be asserted or will be deserted. This pin has an internal 2 µA pull-up current to artificially pull the signal high in case the external pull- up resistor is missing. The PGD flags on the faults of T <sub>J</sub> over temperature, switch health check failure, severe over current, CS voltage is higher than CLREAF voltage for 250 µs, 200 ms soft-start timer expires / soft start failure. A fault of any paralleled part should pull the common PGD node low under parallel configuration operation when PGDs are connected together | | 5<br>(SiC32303, SiC32304) | GOK | If a fault is detected, GOK will pull low, and the switch is turn off. If the fault is caused by an OVER-CURRENT event, OVER-TEMPERATURE event or OVER-POWER event, then the GOK will latch. Other faults monitored which do not cause a latch unless the 200 ms soft-start timer expires are DRAIN-SHORT short, GATE-SOURCE short, GATE-DRAIN short, and SOFT-START FAIL. The OVER-CURRENT event will cause a GOK latch immediately if the current is greater than 100 A or if the CS voltage is greater than the CLREF voltage for 250 µs. Power or ON / PD cycling is required if the GOK latches. FET health is monitored at startup via DRAIN / GATE / SOURCE short detection but does not latch GOK unless 200 ms timer expires. This pin has an internal 2 µA pull-down current to artificially pull the signal low in case the external pull-up resistor is missing | | 6 | NC (TEST) | Do not connect to this pin; leave floating | | 7 | V <sub>INF</sub> | This pin is an optional filtered $V_{\text{IN}}$ pin. Connect an appropriate RC filter to filter noise on $V_{\text{IN}}$ | | 8 | NC (Sense) | Do not connect to this pin; leave floating | | 9 to 16 | $V_{IN}$ | System input power supply. The SIC32301 operates from a +4.5 V to +16 V input rail. | | 17 | NC | No internal connection | Vishay Siliconix | PIN DESCRIPTION | PIN DESCRIPTION | | | | | | |-----------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | PIN | NAME | FUNCTION | | | | | | 18 | V <sub>TEMP</sub> | Junction temperature sense output. The output temperature equals 400 mV + 10 mV/°C x $T_J$ | | | | | | 19 | ss | The SS pin is the ramping control for soft-start ramping rate. An internal fixed current source charges an external capacitor in linear fashion. The $V_{OUT}$ voltage soft-starts at a rate that tracks the soft-start capacitor. If soft-start has not completed within 200 ms, a fault is declared. In the event that the soft- start ramp is too fast and causes in-rush current to charge $V_{OUT}$ with too much current, the CLREF reference will override (slow down) the soft-start ramp rate. The ramping voltage on the SS pin will equal 10 % of the $V_{OUT}$ voltage during ramping | | | | | | 20 | GND | Signal ground | | | | | | 21 | V <sub>DD</sub> | Internal 5 V LDO output. Place a 1 µF decoupling capacitor close to V <sub>DD</sub> and GND | | | | | | 22 | I <sub>MON</sub> | Current monitor output. The output current is proportional to the current flowing through the power device. The $I_{MON}/I_{OUT}$ gain is 10 $\mu$ A/A with 5 $\mu$ A off set | | | | | | 23 | CS | Current sense output. CS requires an external resistor. The $V_{CS}$ voltage is compared with CLREF to determine the current limit | | | | | | 24 | CLREF | Current limit reference voltage input. An internal 10 $\mu$ A current is sourced from this pin to an external resistor. During soft-start, this current is further internally limited such that the developed external voltage is not more than 200 mV until $V_{OUT}/V_{IN} > 30$ %, 600 mV (approximately) until $V_{OUT}/V_{IN} > 80$ %, and 1.6 V once $> 80$ %. This pin can be manually controlled / driven by an external DAC that can overdrive 10 $\mu$ A. The 600 mV threshold actually tracks an internal diode voltage and decreases with increasing temperature | | | | | | 25 to 32 | V <sub>OUT</sub> | Output voltage controlled by the IC. OUT is connected to the source of the integrated MOSFET | | | | | | 33 | V <sub>IN</sub> | Input of hot swap power switch | | | | | # **MARKING CODE** ### Format: - Line 1: part number - Line 2: Siliconix logo and ESD logo - Line 3: factory code, year code, work week code, lot code | ABSOLUTE MAXIMUM RATINGS | | | | | | | | |--------------------------------------|-------------------------------------------------------|------|-------------------------------|------|--|--|--| | PARAMETER | SYMBOL | MIN. | MAX. | UNIT | | | | | Input voltage, output voltage | V <sub>IN</sub> , V <sub>OUT</sub> , V <sub>INF</sub> | -0.3 | +25 | V | | | | | Internal 5 V LDO output | $V_{DD}$ | -0.3 | -0.3 to +6 | V | | | | | All other pins | | -0.3 | -0.3 to V <sub>DD</sub> + 0.3 | V | | | | | Operating junction temperature range | T <sub>J</sub> | -40 | +150 | °C | | | | | Lead temperature | T <sub>SLD</sub> | - | 260 | °C | | | | | Storage temperature | T <sub>STG</sub> | -65 | +150 | °C | | | | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating/conditions for extended periods may affect device reliability. Vishay Siliconix | RECOMMENDED OPERATING RANGE | | | | | | | |------------------------------------------|------|------|------|------|--|--| | PARAMETER | MIN. | TYP. | MAX. | UNIT | | | | Input voltage (V <sub>IN</sub> ) | 4.5 | - | 18 | V | | | | Maximum continuous output current | - | - | 60 | А | | | | Maximum peak output current | - | - | 80 | А | | | | V <sub>DD</sub> output capacitance range | 2.2 | - | 10 | μF | | | | CLREF voltage range | 0.2 | - | 1.6 | V | | | | Operation junction temperature | -40 | - | +125 | °C | | | | SPECIFICATIONS | | | | | | | | |--------------------------------------------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------|------|------|--| | | | TEST CONDITIONS UNLESS SPECIFIED | | LIMITS | | | | | PARAMETER | SYMBOL | $\begin{split} V_{\text{IN}} = V_{\text{INF}} = 12 \text{ V, ON / PD} &= 3.3 \text{ V,} \\ \text{CVINF} = 0.1 \mu\text{F, CVDSS} = 4 \mu\text{F,} \\ \text{CVTEMP} = 0.1 \mu\text{F, RVTEMP} = 1 k\Omega, \\ \text{CSS} = 100 \text{ nF, min. / max. limits are over} \\ \text{the junction temperature range of -40 °C to} \\ \text{+ 125 °C unless specified otherwise,} \\ \text{typical values at T}_{\text{A}} = 25 \text{ °C} \end{split}$ | MIN. | TYP. | MAX. | UNIT | | | Supplies Current | | , | | | I. | | | | | | V <sub>ONPD</sub> = 3 V, no load | - | 3.15 | - | mA | | | Quiescent current | $I_{Q}$ | Fault latch off | - | 6.5 | - | μA | | | | | V <sub>ONPD</sub> = 0 V | 1 | 6.15 | - | mA | | | V <sub>DD</sub> Regulator and UVLO | | | | • | | | | | Regulator output voltage | $V_{VDD}$ | I <sub>VDD</sub> = 0 mA, V <sub>INF</sub> = 6 V | -5% | 5 | 5% | V | | | V <sub>DD</sub> current limit | | V <sub>IN</sub> = V <sub>INF</sub> = 6 V or 12 V | 45 | 70 | - | mA | | | V <sub>DD</sub> drop out voltage | | V <sub>INF</sub> = V <sub>IN</sub> = 4.5 V, I = 20 mA | - | 155 | 200 | mV | | | UVLO threshold, rising | | | - | 4.2 | - | V | | | UVLO threshold hysteresis | | | 35 | 75 | - | mV | | | V <sub>IN</sub> Under Voltage and Over Voltage Pro | otections | | | | | | | | V <sub>IN</sub> under voltage lockout threshold rising | $V_{VIN\_THR}$ | | 8.55 | 9 | 9.45 | V | | | V <sub>IN</sub> under-voltage lockout hysteresis | $V_{VIN\_THF}$ | | - | 0.4 | - | V | | | ON / PD | | | | | | | | | Internal current source | I <sub>ON_PD</sub> | | 3.8 | 4.2 | 4.6 | μΑ | | | FET on insertion delay time | t <sub>ON_DLY</sub> | Note: 1 ms timer begins after ON_PD pin transitions above 1.4 V | ı | 1 | - | ms | | | FET on high-level input voltage | V <sub>ON_Hi</sub> | | 1.25 | 1.35 | 1.45 | V | | | FET on-state hysteresis | V <sub>ON_Hyst</sub> | | - | 0.1 | - | V | | | Switch off discharge upper threshold | $V_{PD\_Hi}$ | Note: ON / PD must be held continuously between the value of 0.8 V and 1.2 V for 80 µs before command to discharge is recognized. Discharging will commence 2 ms after command is recognized | - | 1.2 | - | V | | | Switch off discharge lower threshold | $V_{PD\_Lo}$ | | - | 0.8 | - | V | | | PD mode pull-down resistor | R <sub>PL_DN</sub> | Internal resistor from V <sub>OUT</sub> to ground through PD controlled functionality | - | 625 | - | Ω | | | PD mode pull-down delay time | t <sub>PL_DN_DLY</sub> | Note:<br>This 2.08 ms is the summation of the 80 μs<br>recognition time and 2 ms delay time | - | 2.05 | - | ms | | | ON / PD pull-down resistor | R <sub>PL_ONPD</sub> | Discharge resistor on ON / PD pin activated while V <sub>IN</sub> not ready | - | 1 | - | МΩ | | | Soft-Start | | | | | | | | Vishay Siliconix | SPECIFICATIONS | | | | | | | | |-----------------------------------------------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------|-------|------|--| | | | TEST CONDITIONS UNLESS SPECIFIED | | LIMITS | | | | | PARAMETER | SYMBOL | $\begin{split} V_{\text{IN}} = V_{\text{INF}} = 12 \text{ V, ON / PD} &= 3.3 \text{ V,} \\ \text{CVINF} = 0.1 \mu\text{F, CVDSS} = 4 \mu\text{F,} \\ \text{CVTEMP} = 0.1 \mu\text{F, RVTEMP} = 1 k\Omega, \\ \text{CSS} = 100 \text{ nF, min. / max. limits are over} \\ \text{the junction temperature range of -40 °C to} \\ + 125 \text{ °C unless specified otherwise,} \\ \text{typical values at T}_{\text{A}} = 25 \text{ °C} \end{split}$ | MIN. | TYP. | MAX. | UNIT | | | Pull-up current | I <sub>SS</sub> | T <sub>J</sub> = 25 °C | 4.5 | 5.2 | 6 | μA | | | | | 30 % | 8.6 | 10.4 | 12.2 | V/V | | | Gain to V <sub>OUT</sub> | AVSS | 60 % | 9.35 | 10.3 | 11.25 | V/V | | | | | 90 % | 9.6 | 10.3 | 11 | V/V | | | SS pulldown voltage | VOL_SS | 0.1 mA into pin during ON delay | - | 6.7 | - | mV | | | GOK Output (SiC32303, SiC32304), PG | D Output (SiC3 | 32301, SiC32302) | | | | | | | Output low current capability | I <sub>PGD_ACTIVE</sub> | V <sub>PGD</sub> = 0.2 V | 18 | 20 | 25 | mA | | | GOK / PGD off-state leakage current | I <sub>GOK_LKG</sub> | $V_{PGD}$ = 5 V<br><b>Note:</b> There is an intentional internal 2 M $\Omega$ pull down resistor | - | 2.7 | - | μΑ | | | I <sub>MON</sub> , Current Sense | | | | | | | | | Sense gain | | | - | 10 | - | μΑ/Α | | | Pre-bias offset current | | | - | 5.2 | - | μΑ | | | | | $0.5 \text{ A} < I_{OUT} < 3 \text{ A}, T_{J} = 0 ^{\circ}\text{C} \text{ to } 85 ^{\circ}\text{C}$ | -20 | - | +20 | % | | | | | $3 \text{ A} < I_{OUT} < 10 \text{ A}, T_{J} = 25 ^{\circ}\text{C}$ | -3 | - | +3 | % | | | Current monitor accuracy | I <sub>MON_ACC</sub> | $3 \text{ A} < I_{OUT} < 10 \text{ A}, T_J = 0 ^{\circ}\text{C} \text{ to } 85 ^{\circ}\text{C}$ | -5 | - | +5 | % | | | | | $10 \text{ A} < I_{OUT} < 60 \text{ A}, T_{J} = 25 ^{\circ}\text{C}$ | -2 | - | +2 | % | | | | | $10 \text{ A} < I_{OUT} < 60 \text{ A}, T_{J} = 0 ^{\circ}\text{C} \text{ to } 85 ^{\circ}\text{C}$ | -4 | - | +4 | % | | | Gain accuracy | | 10 A ≤ I <sub>OUT</sub> ≤ 60 A | -5 | - | 5 | % | | | Over-current threshold for D_OC signal pulling down | V <sub>DOC_TH</sub> | | 83 | 87 | 90 | % | | | Short - Circuit Protection | | | | | | | | | Short aircuit aurrent trip point | 1 | SiC32301, SiC32303 | - | 100 | - | Α | | | Short-circuit current trip point | I <sub>SC</sub> | SiC32302, SiC32304 (auto retry) | - | 80 | - | Α | | | Response time | t <sub>SC</sub> | | - | 200 | - | ns | | | CLREF | | | | | | | | | Internal current source | lo | T <sub>J</sub> = 25 °C | 9.5 | 10 | 10.5 | μΑ | | | internal current source | ICLREF | -40 < T <sub>J</sub> < 125 °C | 8 | - | 12 | uA | | | | | $T_J = 25$ °C, $V_{OUT} < 40$ % $V_{IN}$ (relevant for shorted output during startup) | 120 | 150 | 185 | mV | | | Internal max. current limit clamp | V <sub>CLREF_CLMP</sub> | T <sub>J</sub> = 25 °C, 40 % V <sub>IN</sub> < V <sub>OUT</sub> < 80 % V <sub>IN</sub> | 435 | 495 | 555 | mV | | | at various V <sub>OUT</sub> levels | | V <sub>CLREF</sub> > 1.6 V, V <sub>OUT</sub> > 80 % V <sub>IN</sub> | 1.45 | 1.6 | 1.7 | V | | | | | T <sub>J</sub> = 125 °C, 40 % < V <sub>OUT</sub> < 80 % V <sub>IN</sub> | 435 | 495 | 555 | ٧ | | | Over-current regulation time | t <sub>CL_REG_OC</sub> | During normal operation | 200 | 250 | 300 | μs | | | CLREF current source clamp voltage | | | | 4.5 | - | ٧ | | # Notes - Typical limits are established by characterization and are not production tested - Guaranteed by design - Min. and Max. Parameters are not 100% production tested | SPECIFICATIONS | | | | | | | | |----------------|--------|---------------------------------------------------------------------------------------------------|------|--------|------|------|--| | | | TEST CONDITIONS UNLESS SPECIFIED | | LIMITS | | | | | PARAMETER | SYMBOL | $V_{\text{IN}}$ = 12 V, $V_{\text{DD}}$ , = 5.0 V, $T_{\text{A}}$ = 25 °C, unless otherwise noted | MIN. | TYP. | MAX. | UNIT | | | D_OC Output | | | | | | | | Vishay Siliconix | SPECIFICATIONS | _ | | | | | | |-----------------------------------------------------------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------|------|------| | | | TEST CONDITIONS UNLESS SPECIFIED | | LIMITS | | | | PARAMETER | SYMBOL | $V_{IN}$ = 12 V, $V_{DD}$ , = 5.0 V, $T_A$ = 25 °C, unless otherwise noted | MIN. | TYP. | MAX. | UNI | | D_OC pull down current | I <sub>DOC_ACTIVE</sub> | $V_{DOC} = 0.1 V$ | ı | 10 | - | mA | | D_OC bar off-state leakage current | I <sub>DOC_LKG</sub> | Note: There is an intentional internal 2 M $\Omega$ pull down resistor | ı | 2.7 | - | μA | | D_OC flag response time | | Load current cross from 80 % to 90 % in 1 µs, both rise and fall of VSC | 1 | 1 | 5 | μs | | VTEMP | | | | | | | | Sense Gain | | Sense range 0 °C to 140 °C | - | 10 | - | mV . | | Sense Offset | | V <sub>TEMP</sub> = 450 mV + 10 mV/°C | 410 | 450 | 490 | mV | | Pull down current | | At 25 °C | | 50 | - | μΑ | | Thermal Shutdown | | | | | • | | | Thermal shutdown temperature | T <sub>THDN</sub> | GO/PGD pulls low | - | 140 | - | °C | | Power MOSFET | | | | | • | | | On venistance | В | T <sub>J</sub> = 25 °C | - | 0.6 | 1 | mΩ | | On resistance | R <sub>DS(on)</sub> | T <sub>J</sub> = 85 °C | = | 0.7 | - | mΩ | | Off-state leakage current | I <sub>LKG_OFF</sub> | | =. | - | 40 | mA | | FET Health Diagnostic (Fault Detectio | n) | | | | | | | FET VDS short threshold | V <sub>SCTH_DS</sub> | Startup postponed if V <sub>OUT</sub> > V <sub>SCTH_DS</sub> anytime after postponed - 80 (Note: this is a non-latching fault) | | 80 | - | % | | FET VDS short release threshold. (short flag removed threshold) | V <sub>DS_OK</sub> | Startup resumed if V <sub>OUT</sub> < V <sub>DS_OK</sub> anytime after postponed | - | 70 | - | % | | FET gate to drain short threshold | V <sub>SCTH_DG</sub> | Startup postponed if $V_G$ is less than $V_{SCDG\_TH}$ at $V_{ON} > V_{ON\_HI}$ transition. It will resume once it is below $V_{DG\_OK}$ (Note: this is a non-latching fault) | - | 2.2 | - | V | | FET gate to drain short OK threshold | V <sub>DG_OK</sub> | Startup resumed if V <sub>G</sub> < V <sub>DG_OK</sub> anytime after postponed | - | 2 | - | V | | VG low threshold | V <sub>G_TH</sub> | Restart / latch if V <sub>GD</sub> < V <sub>G_TH</sub> after t <sub>SS_MAX</sub> . During normal operation, it will be a flag and triggers restart / latch | - | 4 | - | V | | V <sub>OUT</sub> low threshold | V <sub>OUTL_TH</sub> | | - | 90 | - | % | | FET maximum gate fault timer | t <sub>gf_max</sub> | After ON / PD goes high, if V <sub>GS</sub> remains low for longer than 200 ms (Note: this fault causes GOK to latch) | - | 200 | - | ms | | Maximum soft-start time | t <sub>SS_MAX</sub> | After ON / PD goes high, if V <sub>OUT</sub> < 90 % V <sub>IN</sub> within 200 ms, or if V <sub>GS</sub> remains less than 1.5 V below internal charge pump voltage (indication of fuse not fully on) within 200 ms (Note: this fault causes GOK to latch) | - | 200 | - | ms | | Auto-Retry (SiC32302, SiC32304) | • | | | | | | | Auto-retry delay | t <sub>DLY_RE</sub> | Delay from power off / fault release to retry of startup | - | 1 | - | s | #### Notes - Typical limits are established by characterization and are not production tested - Guaranteed by design - Min. and Max. Parameters are not 100% production tested # **FUNCTIONAL BLOCK DIAGRAM** Vishay Siliconix ## **DETAILED OPERATIONAL DESCRIPTION** SIC3230 is a 60 A integrated high-side MOSFET with $R_{DS(on)}$ 0.6 m $\Omega$ , ideally suited for multi-fuse hot-swap applications. It works stand-alone or is controlled by a hot-swap controller for multi-fuse operation. The SIC32301 limits the inrush current to the load when a circuit card is inserted into a live backplane power source, thereby limiting the backplane's voltage drop. It provides an integrated solution to monitor the output current and the die temperature, eliminating the need for an external current-sense power resistor, power MOSFET, and thermal sense device. Also, it provides monitored current and temperature information feedback to the processor or controller. The SIC32301 limits the internal MOSFET current by controlling the gate voltage through the current limit reference input and soft start ramp. # **Power-Up Sequence** For hot-swap applications, the input of the SiC32301 can experience a voltage spike or transient during the hot-plug procedure. This is caused by the parasitic inductance of the input trace and the input capacitor. A fixed 1 ms insertion delay stabilizes the input voltage. If the SIC32301 is controlled by a front-end hot- swap controller, there will be a time-on delay before ON / PD can turn on the power FET. This stabilizes the input voltage when GOK becomes high. As shown in Fig. 4, the input voltage rises immediately. The power FET GATE voltage should always be pulled low during the $V_{\text{IN}}$ plug-in with high dV/dt. The internal LDO output $V_{\text{DD}}$ ramps up along with the input voltage. If the SIC32301 co-operates with the hot-swap controller, the $V_{\text{DD}}$ output can be used to power up the hot-swap controller. The power FET remains off until the ON / PD signal is pulled high. When the ON / PD signal becomes high and the 1 ms insertion delay time ends, the power FET is charged up by the internal 12 $\mu A$ charge pump under the supervision of the soft-start control loop and the CLREF current limiting loop, which itself is a function of the $V_{OUT}/V_{IN}$ voltage ratio, or alternately, the DAC output of a controller. Fig. 4 - Start-Up Sequences Between SiC32301 and Front-End Control If the SIC32301 works in stand-alone (see Fig. 5), an external capacitor (CON) can be connected from ON / PD to ground for an automatic start-up. The internal 4 $\mu A$ current source charges the capacitor when $V_{DD}$ is higher than the UVLO. Also, ON / PD can be pulled up externally to the $V_{DD}$ voltage. A 10 $\mu A$ current source of CLREF determines the current limit level through a resistor to ground. Fig. 5 - SiC32303 Schematic When Operating Standalone # Vishay Siliconix The desired start-up current limit is a function of the CS resistor RCS. The CLREF voltage is calculated with equation (1): $$I_{LIMIT\_SS} = \frac{V_{CLREF\_SS}}{10 \ \mu A \times R_{CS}}$$ Where $V_{\text{CLREF\_SS}}$ is the CLREF voltage at start-up. Then the $V_{\text{OUT}}$ power-up ramp time can be approximately estimated with equation (2): $$t_{RAMP} = \frac{V_{IN}}{10 \; \mu A \times I_{LOAD}} \times C_{OUT}$$ The $V_{OUT}$ ramp time varies with the load condition and the output capacitor ( $C_{OUT}$ ) while adopting the CLREF current limit during start-up. For example, for $V_{CLREF\_SS} = 120$ mV, RCS = 2 k $\Omega$ . The desired soft-start current limit is 6 A, that is, the maximum FET start-up current is limited to around 6 A. If $C_{OUT} = 8500~\mu\text{F}$ , $V_{IN} = 12~V$ , and the $V_{OUT}$ ramp time is about 17 ms without an output load. A capacitor connected to SS determines the soft-start time. When ON / PD is pulled high, a constant-current source proportional to the input voltage ramps up the voltage on SS. The output voltage rises at a similar slew rate to the SS voltage. The SS capacitor can be set larger to get a longer soft- start time. The voltage on the SS capacitor will equal 10 % of $V_{OUT}.$ This scaling allows for an internal stabilizing feedback network between $V_{OUT}$ and the soft-start error amplifier. During start-up, if the CS voltage exceeds CLREF, the power FET gate voltage is regulated to hold the FET current constant. If the power FET remains on while the $V_{OUT}$ remains lower than 90 % $V_{IN}$ within the 200 ms maximum soft-start time, the power FET is shut down when the 200 ms time ends (see Fig. 8). Fig. 6 - SiC32303 Schematic When Operating Standalone #### **Current Limit at Start-Up** The SiC32301 load current is limited by the CLREF input. The CS voltage is compared with the CLREF voltage through an OTA amplifier to regulate the power FET gate. This prevents the switch current from exceeding the CLREF defined current limit. The CLREF voltage is set and internally clamped lower during start-up to allow a controlled, gradual ramping up of $V_{OUT}$ voltage. Once $V_{OUT}$ is ramped **close to** $V_{IN}$ , the CLREF can be raised to the full current limit, the power FET gate is fully enhanced, and the system is ready to withdraw power from the input. Fig. 7 - CLREF Maximum Clamp at Different $V_{\text{OUT}}$ Levels As shown in Fig. 7, in order to protect the device from overheating during start-up, a maximum power limit is included during start-up. The CLREF signal has an internal maximum clamp that depends on $V_{\text{IN}}$ and $V_{\text{OUT}}.$ When $V_{\text{OUT}} < 80~\%~V_{\text{IN}},$ the CLREF is clamped at 500 mV. When $V_{\text{OUT}} > 80~\%~V_{\text{IN}},$ the CLREF is clamped to 1.6 V. Note that the clamp is temperature compensated at -2 mV/°C if $V_{\text{OUT}} < 80~\%~V_{\text{IN}}.$ Fig. 8 - SiC32301 Start-Up at Short Circuit # Vishay Siliconix ### **Normal Operation** When the output voltage has ramped up close to V<sub>IN</sub> and it remains higher than 90 % VIN, the CLREF voltage will be allowed to operate at full value (not to exceed 1.6 V) and the charge pump will drive VGS of the power FET to a fully enhanced condition. Fault supervision circuits will monitor the need for corrective action if needed. #### **Current Limit at Normal Operation** During normal operation, if the CS voltage exceeds V<sub>OC TH</sub>, which is typically 85 % of the CLREF voltage, the D\_OC flag will activate (pull down current). If the CS voltage exceeds CLREF voltage for more than 250 µs, the switch will be off, and the GOK flag will latch. During this 250 µs window, the V<sub>GS</sub> of the power FET remains fully enhanced unless short circuit or over-temperature fault is detected. No current limiting occurs during this 250 µs interval. If the GOK pin latches, the power supply or ON / PD will require cycling to clear the latch. The desired current limit at normal operation is a function of the CS resistor (R<sub>CS</sub>). The SIC32301 current limit value should be higher than the normal maximum load current, allowing the tolerances in the current sense value. The current limit can be set using equation (5): $$I_{LIMIT} = \frac{V_{CLREF}}{10 \,\mu\text{A} \times \text{R}_{CS}}$$ Where V<sub>CLREF</sub> is the voltage of CLREF in normal operation. For example, for $V_{CLREF} = 1.2 \text{ V}$ , $R_{CS} = 2 \text{ k}\Omega$ ; the desired current limit is 60 A at normal operation. #### **Short-Circuit Protection** Regardless of the programmed value of CLREF, if a current greater than 100 A is observed, the power FET V<sub>GS</sub> is forced to 0 V rapidly (typically with 200 ns) and the GOK fault is latched. If the GOK pin latches, the power supply will require cycling to clear the latch. #### ON / PD Control ON / PD is used to control both the on/off of the internal power FET and the pull-down mode of the output voltage. When ON / PD is used for power FET on / off control, the FET is turned on if the ON / PD voltage is higher than 1.4 V. If the ON / PD voltage is lower than 1.2 V, the FET is turned off. If ON / PD is used for V<sub>OUT</sub> pull- down mode, the ON / PD voltage needs to be clamped around 1.1 V for more than 80 µs. The SiC32301 recognizes 0.8 V < ON / PD < 1.2 V as a special state that requires pulling down V<sub>OUT</sub>. The ON / PD has a fixed 1 ms insertion delay after V<sub>DD</sub> and V<sub>IN</sub> have passed the UVLO threshold. All fault functionality is operative during the insertion delay, so that the GOK signal is pulled high if no fault is detected or remains low if a fault is detected. The ON / PD high level during this insertion delay will not turn on the switch if a fault exists. If a non-latching fault self-clears, then a 1 ms timer will begin once the ON\_PD pin is above 1.4 V. Prior to V<sub>IN</sub> being sufficiently high or after a latching fault event, an internal 1 M $\Omega$ resistor will attempt to discharge the ON\_PD pin. Once the ON / PD voltage is pulled higher than 1.4 V, and the insertion delay ends, the internal charge pump charges the power FET's GATE voltage allowing. Once the GATE voltage reaches its threshold (VGSTH), the output voltage rises. The output voltage rises following the supervision of CLREF controlled current limit soft-start control loop (see Fig. 9) which retard the GATE voltage until V<sub>OUT</sub> is sufficiently charged limited via power FET in-rush current. Fig. 9 - Power FET On / Off Control by ON / PD When no Fault Occurs If the SiC32301 works in stand-alone, a capacitor on ON / PD can be used for automatic start-up by the internal 4 µA pull-up current source. Once the ON / PD voltage reaches its turn-on threshold, the power FET gate is charged by the internal 12 µA charge pump. When the ON / PD voltage is set to around 1.1 V for more than 80 µs, the SiC32301 works in pull-down mode (see Fig. 10). In pull-down mode, when the power FET is turned off, an integrated. 500 $\Omega$ pull-down resistor attached to the output discharges the output after a fixed delay time (2.1 ms). If the ON / PD signal is pulled low directly, the pull-down mode is disabled, and the switch output voltage discharges through the external load. Fig. 10 - PD Mode Control by ON / PD Vishay Siliconix The connection of ON / PD is shown in Fig. 11. Pull up ON / PD to 3.3 V through a resistor divider from the controller. For example, choose $R_{ON}$ =100 k $\Omega$ . If ON / PD is only used for the power FET on / off control, the resistor RPD in Fig. 10 can be set to 0 $\Omega$ . If a 35 k $\Omega$ $R_{PD}$ resistor is selected, ON / PD is set to around 1 V by the external resistor divider, and the ON / PD internal 5 $\mu A$ current source, which enables pull-down mode. Fig. 11 - ON / PD Connection #### **GOK / PGD Report** GOK / PGD is an open-drain, active-low signal to report the fault of intelli-fuse. When a fault occurs, GOK is pulled low. Pull up GOK to the $V_{DD}$ voltage through a 100 $k\Omega$ resistor. During the $V_{DD}$ power-up, the GOK output is driven low. Before the power FET is turned on, the GOK fault condition is detected during the ON / PD 1 ms insertion delay. All fault functionality is operative during the insertion delay time, so that the GOK signal is pulled high if no fault is detected or is pulled low if a fault is detected. GOK monitors the following fault events: - Over-current protection: when the CS voltage exceeds the CLREF threshold during normal operation, the GOK signal is pulled low after a 250 µs gate regulation time and latches - Short-circuit protection: when the load current reaches 100 A rapidly, GOK is pulled low immediately and latches - 3. The integrated power FET D-S, G-D, or G-S short detection: detailed performance characteristics can be reviewed in the "Damaged Integrated Power FET Detection" section. Although these faults cause GOK / PGD to pull low immediately, the GOK / PGD pin does not latch in response to these until 200 ms has expired - 4. Over-temperature protection at junction temperature TJ > 150 °C: once a fault is detected, GOK is pulled down and latches The release of the GOK fault latch can be accomplished by re-cycling $V_{\text{IN}}$ or by toggling ON / PD. Fig. 12 and Fig. 13 shows the FET on / off control with the GOK timing diagram. When SiC32301 and SiC32302 are controlled by the front-end controller, the ON / PD signal will be pulled low; it is also pulled low internally by a 1 $M\Omega$ if the controller detects that GOK is latched. Fig. 12 - FET On / Off Control With GOK Timing Diagram Fig. 13 - FET On / Off Control With PG Timing Diagram #### **Damaged Integrated Power FET Detection** The damaged integrated power FET detection includes FET drain-source short, gate-drain short, and gate-source short. 1. D-S short detection during start-up Once the $V_{DD}$ is higher than the UVLO rising threshold, the controller detects a shorted pass FET during power-up by treating an output voltage that exceeds 90 % x $V_{IN}$ during power up as a short on the MOSFET. The GOK signal remains low when the controller detects $V_{OUT} > 90$ % x $V_{IN}$ during start up. Once the short is removed and controller detects $V_{OUT} < 70$ % x $V_{IN}$ , the GOK signal is released to high again, and the hot-swap controller prepares for normal start-up. #### 2. G-D short detection during start-up During power-up, the controller detects the power FET G-D short by the condition of power FET drain-to-gate voltage ( $V_{GS} > 2$ V). The GOK signal remains low until the short is removed, and the controller detects $V_{GS} < 2$ V. G-S short detection during FET turn on (hot swap enable) For G-S short detection during the FET turn-on period (if SiC32301 detects $V_{OUT}$ is lower than 90 % x $V_{IN}$ after the internal maximum 200 ms soft-start time), the GOK is pulled low. Remove the short and recycle $V_{IN}$ to turn on the fuse again 4. G-S, G-D short detection during normal operation When the part operates normally and $V_{OUT}$ remains higher than 90 % x $V_{IN}$ , the controller detects the power FET G-S or G-D short by the condition of $V_{CP}$ - $V_{GATE}$ is always lower than 2 V after 200 ms (with no other fault occurring). GOK is Vishay Siliconix pulled low, where $V_{CP}$ is the internal charge pump voltage. Remove the short and recycle $V_{IN}$ to turn on the fuse again The power FET short performance is listed in Table 1 | TABLE 1 -<br>THE POWER FET SHORT PERFORMANCE | | | | | | | |----------------------------------------------|------------------|--------------------------------------------------------------|-------------------------------------------------------------|--|--|--| | FET FAULT | | DETECTION CONDITION | GOK FLAG | | | | | | D - S | V <sub>OUT</sub> > 90 % x V <sub>IN</sub> | Keep low until<br>V <sub>OUT</sub> < 70 % x V <sub>IN</sub> | | | | | Start-up<br>FET short | G - D | V <sub>GS</sub> > 2 V | Keep low until V <sub>GS</sub> < 2 V | | | | | | G - S | V <sub>OUT</sub> > 90 % x V <sub>IN</sub><br>after 200 ms | Pull low | | | | | Normal operation FET short | G - D /<br>G - S | (V <sub>CP</sub> - V <sub>GATE</sub> ) < 2 V<br>after 200 ms | Pull low | | | | #### **D\_OC** Report D\_OC is an open-drain, active-low output to report the over-current fault. When the voltage on CS is higher than $V_{\text{OC\_TH}}$ , typically 85 % of CLREF, the D\_OC is driven low. Pull up D\_OC to the VDD voltage through a 100 k? resistor. #### **Input and Output Transient Protection** The hot-swap system experiences positive transients on the input during a hot plug or rapid turn off with high current due to parasitic inductance in the input circuit. For input transient protection, a TVS diode (transient voltage suppressor, a type of Zener diode) may be required on the input to limit transient voltages below the absolute maximum ratings. The output may experience negative transients during rapid turn off with high current due to inductance in the output circuit. The lowest voltage allowed on the device pins is a $-0.3~V_{DC}$ rating and a -1~V for 100 ns AC rating. If a transient makes OUT more negative, the internal ESD Zener diode attached to the pin will become forward biased, and the current will be conducted across the substrate to the ground. The internal ESD diode may not be strong enough to sustain a large current, and the current may disrupt normal operation or, if large enough, damage the part. An output voltage clamp diode may be required on the output to limit negative transients. Select a Schottky diode with a low forward voltage at the anticipated current during an output short. By doing this, the negative voltage spike at the output terminal can be clamped at less than -0.7 V, thus the IC is protected during a short output. #### **Current Sense (CS Output)** CS provides a current proportional to the output current (the current through the power device). The gain of the current sense is 10 $\mu$ A/A. There is a resistor ( $R_{CS}$ ) connected from CS to form an external voltage. Use equation (6) and equation (7) to determine a proper reference voltage: $I_{CS} = I_{OUT} \times 10 \mu A/A(6)$ $V_{CS} = I_{CS} \times R_{CS}(7)$ Once the CS voltage reaches the CLREF current limit threshold, the internal circuit regulates the gate voltage to hold the current in the power FET constant. # **Current Monitor (I<sub>MON</sub> Output)** The gain of the current monitor is 10 $\mu$ A/A. There is a resistor (R<sub>IMON</sub>), connected from I<sub>MON</sub> to ground. The I<sub>MON</sub> voltage range of 0 V to 1.6 V is required to keep I<sub>MON</sub>'s output current linearly proportional to the output current use equation (8) and equation (9) to determine a proper reference voltage: $I_{MON} = I_{OUT} \times 10 \mu A/A(8)$ $V_{IMON} = I_{MON} \times R_{IMON}(9)$ The current monitor output can be used by the controller to monitor accurately the output current. Place a 100 nF capacitor from $I_{MON}$ to GND to smooth the indicator voltage. Generally, connect a 2 $k\Omega$ resistor (R<sub>IMON</sub>) to ground to set the gain of the output, which is about 20 mV per ampere. For best accuracy, use resistors within 1 percent. # Temperature Sense Output, V<sub>TEMP</sub> $V_{TEMP}$ reports the junction temperature. It is a voltage output proportional to the junction temperature. The $V_{TEMP}$ output voltage is 10 mV/°C with a 200 mV offset. See equation (10): $V_{TEMP} = T_{JUNCTION} \times 10 \text{ mV} + 200 \text{ mV}(10)$ For example, if the junction temperature is 100 °C, the $V_{TEMP}$ voltage is 1.2 V. If $V_{TEMP}=0$ V, the junction temperature is about -20 °C. The total temperature sense range is -20 °C to +140 °C. When the junction temperature is below -20 °C, $V_{TEMP}$ remains at 0 V. In multi-fuse operation, $V_{TEMP}$ pins of every paralleled fuse can be connected to the temperature monitor pin of the controller (see Fig. 14). Fig. 14 - Multi-Fuse Temperature Sense Utilization Vishay Siliconix #### **Thermal Protection** The device temperature is sensed by monitoring internally the junction temperature of the IC. The temperature information can be read from $V_{\text{TEMP}}$ . The device itself has thermal protection. When the junction temperature exceeds the threshold (150 $^{\circ}$ C), the power FET is turned off, and GOK is pulled low. #### **UVLO Protection** The SiC32301 has two under-voltage lockout protections: a $V_{DD}$ UVLO and a $V_{IN}$ UVLO. The part can start up only when both the $V_{DD}$ and $V_{IN}$ exceed their own UVLO. The part shuts down when either the $V_{DD}$ voltage is lower than the UVLO falling threshold voltage (typically), or the $V_{IN}$ is lower than the $V_{IN}$ falling threshold. Both UVLO protections are non-latching off. #### **APPLICATION SCHEMATICS** Fig. 15 - SiC32301, 32303 (Latch Logic), Parallel Fuse Operation With Controller The ON pin can interface with micro-processor for on / off and discharge control. Toggle the ON pin will reset the fuse from latch logic status. In case the on is connected to a $V_{IN}$ voltage divider formed by $R_{24}$ and $R_{25}$ , applying a pulse at Q1 will reset the fuse. Fig. 16 - SiC32304 (Auto-Retry Logic), Parallel Fuse Operation With Controller The ON pin can interface with micro-processor for on / off and discharge control. The parallel fuse on can be controlled with the V<sub>IN</sub> voltage divider. Connect GOK to ON with those parallel fuse of auto-retry logic. Fig. 17 - Safe Operating Area Curve | PRODUCT SUMMARY | | | | | |---------------------------------------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------| | Part number | SiC32301 | SiC32302 | SiC32303 | SiC32304 | | Description | 0.6 mΩ, hot-swap<br>eFuse, I <sub>MON</sub> , PGD,<br>D_OC report<br>latch on fault | 0.6 mΩ, hot-swap<br>eFuse, I <sub>MON</sub> , PGD,<br>D_OC report<br>latch on fault | 0.6 mΩ, hot-swap<br>eFuse, I <sub>MON</sub> , PGD,<br>D_OC report<br>latch on fault | 0.6 mΩ, hot-swap<br>eFuse, I <sub>MON</sub> , PGD,<br>D_OC report<br>latch on fault | | Configuration | Parallable | Parallable | Parallable | Parallable | | Slew rate time (µs) | Adjustable | Adjustable | Adjustable | Adjustable | | On delay time (µs) | 1000 | 1000 | 1000 | 1000 | | Input voltage min. (V) | 4.5 | 4.5 | 4.5 | 4.5 | | Input voltage max. (V) | 25 | 25 | 25 | 25 | | On-resistance at input voltage min. (m $\Omega$ ) | 0.6 | 0.6 | 0.6 | 0.6 | | On-resistance at input voltage max. (m $\Omega$ ) | 0.6 | 0.6 | 0.6 | 0.6 | | Quiescent current at input voltage min. (µA) | 2100 | 2100 | 2100 | 2100 | | Quiescent current at input voltage max. (µA) | 2800 | 2800 | 2800 | 2800 | | Output discharge (yes / no) | Yes | Yes | Yes | Yes | | Reverse blocking (yes / no) | No | No | No | No | | Continuous current (A) | 60 | 50 | 60 | 50 | | Package type | MLP55-32 | MLP55-32 | MLP55-32 | MLP55-32 | | Package size (W, L, H) (mm) | 5 x 5 x 0.8 | 5 x 5 x 0.8 | 5 x 5 x 0.8 | 5 x 5 x 0.8 | | Status code | - | - | - | - | | Product type | Hot swap, eFuse,<br>slew rate, current<br>report | Hot swap, eFuse,<br>slew rate, current<br>report | Hot swap, eFuse,<br>slew rate, current<br>report | Hot swap, eFuse,<br>slew rate, current<br>report | | Applications | Computers, telecom, industrial | Computers, telecom, industrial | Computers, telecom, industrial | Computers, telecom, industrial | Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package / tape drawings, part marking, and reliability data, see <a href="https://www.vishay.com/ppg?63094">www.vishay.com/ppg?63094</a>. # **Legal Disclaimer Notice** Vishay # **Disclaimer** ALL PRODUCT, PRODUCT SPECIFICATIONS AND DATA ARE SUBJECT TO CHANGE WITHOUT NOTICE TO IMPROVE RELIABILITY, FUNCTION OR DESIGN OR OTHERWISE. Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained in any datasheet or in any other disclosure relating to any product. Vishay makes no warranty, representation or guarantee regarding the suitability of the products for any particular purpose or the continuing production of any product. To the maximum extent permitted by applicable law, Vishay disclaims (i) any and all liability arising out of the application or use of any product, (ii) any and all liability, including without limitation special, consequential or incidental damages, and (iii) any and all implied warranties, including warranties of fitness for particular purpose, non-infringement and merchantability. Statements regarding the suitability of products for certain types of applications are based on Vishay's knowledge of typical requirements that are often placed on Vishay products in generic applications. Such statements are not binding statements about the suitability of products for a particular application. It is the customer's responsibility to validate that a particular product with the properties described in the product specification is suitable for use in a particular application. Parameters provided in datasheets and / or specifications may vary in different applications and performance may vary over time. All operating parameters, including typical parameters, must be validated for each customer application by the customer's technical experts. Product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein. Hyperlinks included in this datasheet may direct users to third-party websites. These links are provided as a convenience and for informational purposes only. Inclusion of these hyperlinks does not constitute an endorsement or an approval by Vishay of any of the products, services or opinions of the corporation, organization or individual associated with the third-party website. Vishay disclaims any and all liability and bears no responsibility for the accuracy, legality or content of the third-party website or for that of subsequent links. Except as expressly indicated in writing, Vishay products are not designed for use in medical, life-saving, or life-sustaining applications or for any other application in which the failure of the Vishay product could result in personal injury or death. Customers using or selling Vishay products not expressly indicated for use in such applications do so at their own risk. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay. Product names and markings noted herein may be trademarks of their respective owners.