# SiHG21N60EF



**Vishay Siliconix** 

# **EF Series Power MOSFET with Fast Body Diode**

| PRODUCT SUMMA                              | RY              |       |  |
|--------------------------------------------|-----------------|-------|--|
| V <sub>DS</sub> (V) at T <sub>J</sub> max. | 650             | )     |  |
| R <sub>DS(on)</sub> max. at 25 °C (Ω)      | $V_{GS} = 10 V$ | 0.176 |  |
| Q <sub>g</sub> (Max.) (nC)                 | 84              |       |  |
| Q <sub>gs</sub> (nC)                       | 14              |       |  |
| Q <sub>gd</sub> (nC)                       | 24              |       |  |
| Configuration                              | Sing            | le    |  |

### TO-247AC





N-Channel MOSFET

#### **FEATURES**

- Fast body diode MOSFET using E series technology
- Reduced  $t_{rr},\,Q_{rr},\,and\,I_{RRM}$
- Low figure-of-merit (FOM): Ron x Qg
- Low input capacitance (C<sub>iss</sub>)
- Increased robustness due to low  $\mathsf{Q}_{\mathsf{rr}}$
- Ultra low gate charge (Qg)
- Avalanche energy rated (UIS)
- Material categorization: for definitions of compliance please see <u>www.vishay.com/doc?99912</u>

### APPLICATIONS

- Telecommunications
  - Server and telecom power supplies
- Lighting
  - High intensity discharge (HID)
  - Light emitting diodes (LEDs)
- Consumer and computing
- ATX power supplies
- Industrial
  - Welding
  - Battery chargers
- Renewable energy
  Solar (PV inverters)
- Switch mode power suppliers (SMPS)
- Applications using the following topologies
  - LLC
  - Phase shifted bridge (ZVS)
  - 3-level inverter
  - AC/DC bridge

| ORDERING INFORMATION            |                 |
|---------------------------------|-----------------|
| Package                         | TO-247AC        |
| Lead (Pb)-free and Halogen-free | SiHG21N60EF-GE3 |

| ABSOLUTE MAXIMUM RATINGS (T <sub>C</sub> :                          | = 25 °C, unl            | ess otherwis            | se noted)                         |             |       |
|---------------------------------------------------------------------|-------------------------|-------------------------|-----------------------------------|-------------|-------|
| PARAMETER                                                           |                         |                         | SYMBOL                            | LIMIT       | UNIT  |
| Drain-Source Voltage                                                |                         |                         | V <sub>DS</sub>                   | 600         | v     |
| Gate-Source Voltage                                                 |                         |                         | V <sub>GS</sub>                   | ± 30        | v     |
| Continuous Drain Current (T <sub>c</sub> = 150 °C) $V_{cc}$ at 10 V |                         | I                       | 21                                |             |       |
| Continuous Drain Current (T <sub>J</sub> = 150 °C)                  | V <sub>GS</sub> at 10 V | T <sub>C</sub> = 100 °C | ID                                | 14          | А     |
| Pulsed Drain Current <sup>a</sup>                                   |                         |                         | I <sub>DM</sub>                   | 53          |       |
| Linear Derating Factor                                              |                         |                         |                                   | 1.8         | W/°C  |
| Single Pulse Avalanche Energy <sup>b</sup>                          |                         |                         | E <sub>AS</sub>                   | 367         | mJ    |
| Maximum Power Dissipation                                           |                         |                         | P <sub>D</sub>                    | 227         | W     |
| Operating Junction and Storage Temperature Range                    |                         |                         | T <sub>J</sub> , T <sub>stg</sub> | -55 to +150 | °C    |
| Drain-Source Voltage Slope T <sub>J</sub> = 125 °C                  |                         | 125 °C                  | d\//dt                            | 70          | 1//20 |
| Reverse Diode dV/dt <sup>d</sup>                                    |                         |                         | dV/dt                             | 50          | V/ns  |
| Soldering Recommendations (Peak Temperature) <sup>c</sup>           | for                     | 10 s                    |                                   | 300         | °C    |

#### Notes

a. Repetitive rating; pulse width limited by maximum junction temperature.

b.  $V_{DD} = 50$  V, starting  $T_J = 25$  °C, L = 28.2 mH,  $R_g = 25 \Omega$ ,  $I_{AS} = 5.1$  A.

c. 1.6 mm from case.

d.  $I_{SD} \leq I_D$ , dl/dt = 900 A/µs, starting  $T_J$  = 25 °C.

S17-0299-Rev. B, 27-Feb-17

1 For technical questions, contact: <u>hvm@vishay.com</u>



COMPLIANT HALOGEN

FREE



| THERMAL RESISTANCE RATINGS       |                   |      |      |      |
|----------------------------------|-------------------|------|------|------|
| PARAMETER                        | SYMBOL            | TYP. | MAX. | UNIT |
| Maximum Junction-to-Ambient      | R <sub>thJA</sub> | -    | 62   | °C/W |
| Maximum Junction-to-Case (Drain) | R <sub>thJC</sub> | -    | 0.55 | 0/10 |

| PARAMETER                                                 | SYMBOL                | TES                               | T CONDITIONS                                      | MIN. | TYP.  | MAX.  | UNIT |
|-----------------------------------------------------------|-----------------------|-----------------------------------|---------------------------------------------------|------|-------|-------|------|
| Static                                                    |                       |                                   |                                                   |      | •     |       |      |
| Drain-Source Breakdown Voltage                            | V <sub>DS</sub>       | V <sub>GS</sub>                   | = 0 V, I <sub>D</sub> = 250 μA                    | 600  | -     | -     | V    |
| V <sub>DS</sub> Temperature Coefficient                   | $\Delta V_{DS}/T_{J}$ | Referenc                          | e to 25 °C, I <sub>D</sub> = 1 mA                 | -    | 0.59  | -     | V/°C |
| Gate-Source Threshold Voltage (N)                         | V <sub>GS(th)</sub>   | V <sub>DS</sub> =                 | = V <sub>GS</sub> , I <sub>D</sub> = 250 μΑ       | 2.0  | -     | 4.0   | V    |
| Cata Cauraa Laakara                                       |                       |                                   | V <sub>GS</sub> = ± 20 V                          | -    | -     | ± 100 | nA   |
| Gate-Source Leakage                                       | I <sub>GSS</sub>      |                                   | V <sub>GS</sub> = ± 30 V                          | -    | -     | ± 1   | μA   |
| Zara Cata Valtaga Drain Current                           | 1                     | V <sub>DS</sub> =                 | = 480 V, V <sub>GS</sub> = 0 V                    | -    | -     | 1     |      |
| Zero Gate Voltage Drain Current                           | I <sub>DSS</sub>      | V <sub>DS</sub> = 480 \           | ∕, V <sub>GS</sub> = 0 V, T <sub>J</sub> = 125 °C | -    | -     | 500   | μA   |
| Drain-Source On-State Resistance                          | R <sub>DS(on)</sub>   | $V_{GS} = 10 V$                   | I <sub>D</sub> = 11 A                             | -    | 0.153 | 0.176 | Ω    |
| Forward Transconductance                                  | 9 <sub>fs</sub>       | V <sub>DS</sub>                   | = 30 V, I <sub>D</sub> = 11 A                     | -    | 7     | -     | S    |
| Dynamic                                                   |                       | <u>.</u>                          |                                                   |      |       |       |      |
| Input Capacitance                                         | C <sub>iss</sub>      |                                   | $V_{GS} = 0 V,$                                   | -    | 2030  | -     |      |
| Output Capacitance                                        | C <sub>oss</sub>      |                                   | V <sub>DS</sub> = 100 V,                          | -    | 105   | -     |      |
| Reverse Transfer Capacitance                              | C <sub>rss</sub>      |                                   | f = 1 MHz                                         | -    | 5     | -     |      |
| Effective output capacitance, energy related <sup>a</sup> | C <sub>o(er)</sub>    |                                   |                                                   | -    | 86    | -     | pF   |
| Effective output capacitance, time related <sup>b</sup>   | C <sub>o(tr)</sub>    | $V_{GS} = 0$                      | /, $V_{DS} = 0$ V to 480 V                        | -    | 299   | -     |      |
| Total Gate Charge                                         | Qg                    |                                   |                                                   | -    | 56    | 84    |      |
| Gate-Source Charge                                        | Q <sub>gs</sub>       | V <sub>GS</sub> = 10 V            | I <sub>D</sub> = 11 A, V <sub>DS</sub> = 480 V    | -    | 14    | -     | nC   |
| Gate-Drain Charge                                         | Q <sub>gd</sub>       |                                   |                                                   | -    | 24    | -     |      |
| Turn-On Delay Time                                        | t <sub>d(on)</sub>    |                                   |                                                   | -    | 21    | 42    |      |
| Rise Time                                                 | t <sub>r</sub>        | -<br>V <sub>DD</sub> =            | : 480 V, I <sub>D</sub> = 11 A                    | -    | 31    | 62    |      |
| Turn-Off Delay Time                                       | t <sub>d(off)</sub>   | $R_g = 1$                         | 9.1 Ω, V <sub>GS</sub> = 10 V                     | -    | 59    | 89    | ns   |
| Fall Time                                                 | t <sub>f</sub>        |                                   |                                                   | -    | 27    | 54    |      |
| Gate Input Resistance                                     | Rg                    | f = 1                             | MHz, open drain                                   | 0.2  | 0.56  | 1.2   | Ω    |
| Drain-Source Body Diode Characteristic                    | S                     | <u>.</u>                          |                                                   |      |       |       |      |
| Continuous Source-Drain Diode Current                     | I <sub>S</sub>        | MOSFET sym<br>showing the         |                                                   | -    | -     | 21    |      |
| Pulsed Diode Forward Current                              | I <sub>SM</sub>       | integral revers<br>p - n junction |                                                   | -    | -     | 53    | A    |
| Diode Forward Voltage                                     | V <sub>SD</sub>       | T <sub>J</sub> = 25 °             | C, I <sub>S</sub> = 11 A, V <sub>GS</sub> = 0 V   | -    | 0.9   | 1.2   | V    |
| Reverse Recovery Time                                     | t <sub>rr</sub>       |                                   |                                                   | -    | 135   | 270   | ns   |
| Reverse Recovery Charge                                   | Q <sub>rr</sub>       |                                   | 5 °C, $I_F = I_S = 11 \text{ A}$ ,                | -    | 0.76  | 1.52  | μC   |
| Reverse Recovery Current                                  | I <sub>RRM</sub>      | ai/dt = 1                         | 100 A/µs, V <sub>R</sub> = 400 V                  | -    | 11    | -     | A    |

#### Notes

a.  $C_{oss(er)}$  is a fixed capacitance that gives the same energy as  $C_{oss}$  while  $V_{DS}$  is rising from 0 % to 80 %  $V_{DS}$ . b.  $C_{oss(tr)}$  is a fixed capacitance that gives the charging time as  $C_{oss}$  while  $V_{DS}$  is rising from 0 % to 80 %  $V_{DS}$ .



## TYPICAL CHARACTERISTICS (25 °C, unless otherwise noted)



Fig. 1 - Typical Output Characteristics, T<sub>J</sub> = 25 °C



Fig. 2 - Typical Output Characteristics, T<sub>J</sub> = 150 °C



Fig. 3 - Typical Transfer Characteristics



Fig. 4 - Normalized On-Resistance vs. Temperature



Fig. 5 - Typical Capacitance vs. Drain-to-Source Voltage





#### S17-0299-Rev. B, 27-Feb-17

3

Document Number: 91594

For technical questions, contact: <u>hvm@vishay.com</u> THIS DOCUMENT IS SUBJECT TO CHANGE WITHOUT NOTICE. THE PRODUCTS DESCRIBED HEREIN AND THIS DOCUMENT ARE SUBJECT TO SPECIFIC DISCLAIMERS, SET FORTH AT <u>www.vishay.com/doc?91000</u>



SiHG21N60EF

**Vishay Siliconix** 



Fig. 7 - Typical Gate Charge vs. Gate-to-Source Voltage



Fig. 8 - Typical Source-Drain Diode Forward Voltage



Fig. 9 - Maximum Safe Operating Area



Fig. 10 - Maximum Drain Current vs. Case Temperature



Fig. 11 - Typical Drain-to-Source Voltage vs. Temperature







www.vishay.com

Fig. 13 - Switching Time Test Circuit



Fig. 14 - Switching Time Waveforms



Fig. 15 - Unclamped Inductive Test Circuit

V<sub>DS</sub>  $V_{DD}$ V<sub>DS</sub>  $I_{AS}$ 

SiHG21N60EF

Fig. 16 - Unclamped Inductive Waveforms



Fig. 17 - Basic Gate Charge Waveform





S17-0299-Rev. B, 27-Feb-17

5 For technical questions, contact: hvm@vishay.com Document Number: 91594

THIS DOCUMENT IS SUBJECT TO CHANGE WITHOUT NOTICE. THE PRODUCTS DESCRIBED HEREIN AND THIS DOCUMENT ARE SUBJECT TO SPECIFIC DISCLAIMERS, SET FORTH AT <a href="http://www.vishay.com/doc?91000">www.vishay.com/doc?91000</a>



#### Peak Diode Recovery dV/dt Test Circuit



a.  $V_{GS} = 5 V$  for logic level devices

Fig. 19 - For N-Channel

Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package/tape drawings, part marking, and reliability data, see <a href="http://www.vishay.com/ppg?91594">www.vishay.com/ppg?91594</a>.

For technical questions, contact: <u>hvm@vishay.com</u> THIS DOCUMENT IS SUBJECT TO CHANGE WITHOUT NOTICE. THE PRODUCTS DESCRIBED HEREIN AND THIS DOCUMENT ARE SUBJECT TO SPECIFIC DISCLAIMERS, SET FORTH AT <u>www.vishay.com/doc?91000</u>





**TO-247AC (High Voltage)** 

## VERSION 1: FACILITY CODE = 9





| ( |  |
|---|--|
|   |  |

|      | М     | ILLIMETERS |       |       |
|------|-------|------------|-------|-------|
| DIM. | MIN.  | NOM.       | MAX.  | NOTES |
| А    | 4.83  | 5.02       | 5.21  |       |
| A1   | 2.29  | 2.41       | 2.55  |       |
| A2   | 1.17  | 1.27       | 1.37  |       |
| b    | 1.12  | 1.20       | 1.33  |       |
| b1   | 1.12  | 1.20       | 1.28  |       |
| b2   | 1.91  | 2.00       | 2.39  | 6     |
| b3   | 1.91  | 2.00       | 2.34  |       |
| b4   | 2.87  | 3.00       | 3.22  | 6, 8  |
| b5   | 2.87  | 3.00       | 3.18  |       |
| С    | 0.40  | 0.50       | 0.60  | 6     |
| c1   | 0.40  | 0.50       | 0.56  |       |
| D    | 20.40 | 20.55      | 20.70 | 4     |

|      |       | MILLIMETERS | S     |       |
|------|-------|-------------|-------|-------|
| DIM. | MIN.  | NOM.        | MAX.  | NOTES |
| D1   | 16.46 | 16.76       | 17.06 | 5     |
| D2   | 0.56  | 0.66        | 0.76  |       |
| E    | 15.50 | 15.70       | 15.87 | 4     |
| E1   | 13.46 | 14.02       | 14.16 | 5     |
| E2   | 4.52  | 4.91        | 5.49  | 3     |
| е    |       | 5.46 BSC    |       |       |
| L    | 14.90 | 15.15       | 15.40 |       |
| L1   | 3.96  | 4.06        | 4.16  | 6     |
| ØР   | 3.56  | 3.61        | 3.65  | 7     |
| Ø P1 |       | 7.19 ref.   |       |       |
| Q    | 5.31  | 5.50        | 5.69  |       |
| S    |       | 5.51 BSC    |       |       |

#### Notes

- <sup>(1)</sup> Package reference: JEDEC<sup>®</sup> TO247, variation AC
- (2) All dimensions are in mm
- <sup>(3)</sup> Slot required, notch may be rounded
- <sup>(4)</sup> Dimension D and E do not include mold flash. Mold flash shall not exceed 0.127 mm per side. These dimensions are measured at the outermost extremes of the plastic body
- <sup>(5)</sup> Thermal pad contour optional with dimensions D1 and E1
- (6) Lead finish uncontrolled in L1
- (7) Ø P to have a maximum draft angle of 1.5° to the top of the part with a maximum hole diameter of 3.91 mm
- (8) Dimension b2 and b4 does not include dambar protrusion. Allowable dambar protrusion shall be 0.1 mm total in excess of b2 and b4 dimension at maximum material condition



## VERSION 2: FACILITY CODE = Y



|      | MILLIN | IETERS |       |
|------|--------|--------|-------|
| DIM. | MIN.   | MAX.   | NOTES |
| A    | 4.58   | 5.31   |       |
| A1   | 2.21   | 2.59   |       |
| A2   | 1.17   | 2.49   |       |
| b    | 0.99   | 1.40   |       |
| b1   | 0.99   | 1.35   |       |
| b2   | 1.53   | 2.39   |       |
| b3   | 1.65   | 2.37   |       |
| b4   | 2.42   | 3.43   |       |
| b5   | 2.59   | 3.38   |       |
| С    | 0.38   | 0.86   |       |
| c1   | 0.38   | 0.76   |       |
| D    | 19.71  | 20.82  |       |
| D1   | 13.08  | -      |       |

|      | MILLIN | IETERS |       |
|------|--------|--------|-------|
| DIM. | MIN.   | MAX.   | NOTES |
| D2   | 0.51   | 1.30   |       |
| E    | 15.29  | 15.87  |       |
| E1   | 13.72  | -      |       |
| е    | 5.46   | BSC    |       |
| Øk   | 0.2    | 254    |       |
| L    | 14.20  | 16.25  |       |
| L1   | 3.71   | 4.29   |       |
| ØР   | 3.51   | 3.66   |       |
| Ø P1 | -      | 7.39   |       |
| Q    | 5.31   | 5.69   |       |
| R    | 4.52   | 5.49   |       |
| S    | 5.51   | BSC    |       |
|      |        |        |       |

#### Notes

- <sup>(1)</sup> Dimensioning and tolerancing per ASME Y14.5M-1994
- <sup>(2)</sup> Contour of slot optional
- (3) Dimension D and E do not include mold flash. Mold flash shall not exceed 0.127 mm (0.005") per side. These dimensions are measured at the outermost extremes of the plastic body
- <sup>(4)</sup> Thermal pad contour optional with dimensions D1 and E1
- <sup>(5)</sup> Lead finish uncontrolled in L1
- <sup>(6)</sup> Ø P to have a maximum draft angle of 1.5 to the top of the part with a maximum hole diameter of 3.91 mm (0.154")
- <sup>(7)</sup> Outline conforms to JEDEC outline TO-247 with exception of dimension c

For technical questions, contact: <u>hvm@vishay.com</u> THIS DOCUMENT IS SUBJECT TO CHANGE WITHOUT NOTICE. THE PRODUCTS DESCRIBED HEREIN AND THIS DOCUMENT ARE SUBJECT TO SPECIFIC DISCLAIMERS, SET FORTH AT <u>www.vishay.com/doc?91000</u>



## VERSION 3: FACILITY CODE = N



|      | MILLIN | IETERS |      | MILLIN | <b>IETERS</b> |
|------|--------|--------|------|--------|---------------|
| DIM. | MIN.   | MAX.   | DIM. | MIN.   | MAX           |
| А    | 4.65   | 5.31   | D2   | 0.51   | 1.35          |
| A1   | 2.21   | 2.59   | E    | 15.29  | 15.87         |
| A2   | 1.17   | 1.37   | E1   | 13.46  | -             |
| b    | 0.99   | 1.40   | e    | 5.46   | BSC           |
| b1   | 0.99   | 1.35   | k    | 0.:    | 254           |
| b2   | 1.65   | 2.39   | L    | 14.20  | 16.10         |
| b3   | 1.65   | 2.34   | L1   | 3.71   | 4.29          |
| b4   | 2.59   | 3.43   | N    | 7.62   | BSC           |
| b5   | 2.59   | 3.38   | Р    | 3.56   | 3.66          |
| С    | 0.38   | 0.89   | P1   | -      | 7.39          |
| c1   | 0.38   | 0.84   | Q    | 5.31   | 5.69          |
| D    | 19.71  | 20.70  | R    | 4.52   | 5.49          |
| D1   | 13.08  | -      | S    | 5.51   | BSC           |

Notes

<sup>(1)</sup> Dimensioning and tolerancing per ASME Y14.5M-1994

<sup>(2)</sup> Contour of slot optional

(3) Dimension D and E do not include mold flash. Mold flash shall not exceed 0.127 mm (0.005") per side. These dimensions are measured at the outermost extremes of the plastic body

<sup>(4)</sup> Thermal pad contour optional with dimensions D1 and E1

<sup>(5)</sup> Lead finish uncontrolled in L1

<sup>(6)</sup> Ø P to have a maximum draft angle of 1.5 to the top of the part with a maximum hole diameter of 3.91 mm (0.154")



Vishay

# Disclaimer

ALL PRODUCT, PRODUCT SPECIFICATIONS AND DATA ARE SUBJECT TO CHANGE WITHOUT NOTICE TO IMPROVE RELIABILITY, FUNCTION OR DESIGN OR OTHERWISE.

Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained in any datasheet or in any other disclosure relating to any product.

Vishay makes no warranty, representation or guarantee regarding the suitability of the products for any particular purpose or the continuing production of any product. To the maximum extent permitted by applicable law, Vishay disclaims (i) any and all liability arising out of the application or use of any product, (ii) any and all liability, including without limitation special, consequential or incidental damages, and (iii) any and all implied warranties, including warranties of fitness for particular purpose, non-infringement and merchantability.

Statements regarding the suitability of products for certain types of applications are based on Vishay's knowledge of typical requirements that are often placed on Vishay products in generic applications. Such statements are not binding statements about the suitability of products for a particular application. It is the customer's responsibility to validate that a particular product with the properties described in the product specification is suitable for use in a particular application. Parameters provided in datasheets and / or specifications may vary in different applications and performance may vary over time. All operating parameters, including typical parameters, must be validated for each customer application by the customer's technical experts. Product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein.

Hyperlinks included in this datasheet may direct users to third-party websites. These links are provided as a convenience and for informational purposes only. Inclusion of these hyperlinks does not constitute an endorsement or an approval by Vishay of any of the products, services or opinions of the corporation, organization or individual associated with the third-party website. Vishay disclaims any and all liability and bears no responsibility for the accuracy, legality or content of the third-party website or for that of subsequent links.

Vishay products are not designed for use in life-saving or life-sustaining applications or any application in which the failure of the Vishay product could result in personal injury or death unless specifically qualified in writing by Vishay. Customers using or selling Vishay products not expressly indicated for use in such applications do so at their own risk. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay. Product names and markings noted herein may be trademarks of their respective owners.

© 2025 VISHAY INTERTECHNOLOGY, INC. ALL RIGHTS RESERVED

Revision: 01-Jan-2025

1