Vishay COMPLIANT ## 16 x 2 Character OLED #### **FEATURES** • Type: character • Display format: 16 x 2 characters • Built-in controller: OLED-0010 Duty cycle: 1/16+3 V power supplyInterface: SSD1311 • Material categorization: for definitions of compliance please see www.vishav.com/doc?99912 | MECHANICAL DATA | | | | | | | | |------------------|--------------------|------|--|--|--|--|--| | ITEM | STANDARD VALUE | UNIT | | | | | | | Module dimension | 68.5 x 17.5 x 2.05 | | | | | | | | Viewing area | 58.22 x 13.52 | | | | | | | | Active area | 56.22 x 11.52 | | | | | | | | Dot size | 0.57 x 0.67 | | | | | | | | Dot pitch | 0.60 x 0.70 | mm | | | | | | | Mounting hole | n/a | | | | | | | | Character size | 2.97 x 5.57 | | | | | | | | Character pitch | 3.55 x 5.95 | | | | | | | | ABSOLUTE MAXIMUM RATINGS | | | | | | | | | | |--------------------------|--------------------|---------|----------|-------|--|--|--|--|--| | ITEM | SYMBOL | STANDAF | RD VALUE | LINUT | | | | | | | ITEM | SYMBOL | MIN. | MAX. | UNIT | | | | | | | Supply voltage for logic | V <sub>DDI/O</sub> | -0.3 | 3.6 | V | | | | | | | Operating temperature | T <sub>OP</sub> | -40 | +80 | °C | | | | | | | Storage<br>temperature | T <sub>STG</sub> | -40 | +80 | | | | | | | | ELECTRICAL CHARACTERISTICS | | | | | | | | | | |------------------------------------|--------------------|---------------------------|---------------------|------------|---------------------|-------|--|--|--| | ITEM | CYMPOL | CONDITION | ST | ANDARD VAL | .UE | LINUT | | | | | ITEM | SYMBOL | CONDITION | MIN. | TYP. | MAX. | UNIT | | | | | Supply voltage for logic | V <sub>DDI/O</sub> | - | 2.8 | 3.0 | 3.3 | | | | | | Supply voltage for display | V <sub>CC</sub> | - | 10 | 12 | 15 | ] | | | | | Input high voltage | V <sub>IH</sub> | - | 0.8 V <sub>DD</sub> | - | - | v | | | | | Input low voltage | V <sub>IL</sub> | - | - | - | 0.2 V <sub>DD</sub> | ] | | | | | Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -0.5 mA | 0.9 V <sub>DD</sub> | - | - | ] | | | | | Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 0.5 mA | - | - | 0.1 V <sub>DD</sub> | 1 | | | | | 50 % check board operating current | I <sub>CC</sub> | V <sub>CC</sub> = 12 V | 9 | 10 | 12 | mA | | | | #### Note When you use 3.3 V for logic, the user device must satisfy: MCU (pic 24 or higher); power supply cannot be less than 3.3 V (battery driven not recommended) | OPTIONS | OPTIONS | | | | | | | | | |---------|-----------------------------|-------------|-----|---|---|-------|-----|------|-------| | | EM | ITTING COLO | OR | | | | MOQ | | | | YELLOW | YELLOW GREEN RED BLUE WHITE | | | | | GREEN | RED | BLUE | WHITE | | - | - | - | Yes | - | - | - | - | Yes | - | | INTERF | ACE PIN | FUNCTIO | N | | | | | | | | |---------|---------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------|---------------|--------------------------------------------------------------------------------|----|-------------------------| | PIN NO. | SYMBOL | PIN TYPE | | DESCRIPTION | | | | | | | | 1 | NC | - | No connection | | | | | | | | | 2 | V <sub>SL</sub> | Р | This is segment voltage (output low level) reference pin. When external $V_{SL}$ is not used, this pin should be left open. When external $V_{SL}$ is used, connect with resistor and diode to ground (details depend on application). | | | | | | | | | 3 | $V_{SS}$ | Р | Ground pin. It must be | connected to external ground. | | | | | | | | 4 | REG V <sub>DD</sub> | I | internal V <sub>DD</sub> regulator is | selection pin in 5 V I/O application mode. When this pin is pulled "high", enabled (5 V I/O application). "low", internal $V_{DD}$ regulator is disabled (low voltage I/O application). | | | | | | | | | | | This pin is used to deter COM scan direction | rmine the common output scanning direction. | | | | | | | | | | | SHLC | COM scan direction | | | | | | | | 5 | SHLC | | 0 | COM0 to COM31 (normal) | | | | | | | | 5 | SITEO | ' | 1 | COM31 to COM0 (reverse) | | | | | | | | | | | Notes • 0 is connected to V <sub>SS</sub> • 1 is connected to V <sub>DD</sub> | | | | | | | | | | | | This pin is used to chan<br>driver. SEG scan directi | ge the mapping between the display data column address and the segment ion | | | | | | | | | SHLS I | SHLS | SHLS | SHLS | | SHLS | SEG direction | | | | | 6 | | | | | SHLS | SHLS | SHLS | | 1 | SEG0 to SEG99 (normal) | | O | | | | | | | | I | 0 | SEG99 to SEG0 (reverse) | | | | | | | | | | Notes • 0 is connected to V <sub>SS</sub> • 1 is connected to V <sub>DD</sub> | NO | | | 7 | V <sub>DD</sub> | Р | Power supply for core logic operation. $V_{DD}$ can be supplied externally or regulated internally. In LV I/O application (internal $V_{DD}$ is disabled), this is a power input pin. In 5 V I/O application (internal $V_{DD}$ is enabled), $V_{DD}$ is regulated internally from $V_{DDI/O}$ . A capacitor should be connected between $V_{DD}$ and $V_{SS}$ under all circumstances. | | | | | | | | | 8 | V <sub>DDI/O</sub> | Р | | Low voltage power supply and power supply for interface logic level in both low voltage I/O and 5 V I/O application. It should match with the MCU interface voltage level and must be connected to | | | | | | | | 9 | BS0 | | MCU bus interface sele | ection pins. Select appropriate logic setting as described in the following | | | | | | | | 10 | BS1 | | | 60 are pin select. Bus Interface selection. | | | | | | | | | | | | | | | | | | | | | | | | | BS [2:0] | Interface | | | | | | | | | 000 | Serial interface | | | | | | | | | | | 001 | Invalid | | | | | | | | | | | 010 | I <sup>2</sup> C | | | | | | | | 4.4 | DCO | I | 011 | Invalid | | | | | | | | 11 | BS2 | | 100 | 8-bit 6800 parallel | | | | | | | | | | | 101 | 4-bit 6800 parallel | | | | | | | | | | | 110 | 8-bit 6800 parallel | | | | | | | | | | | 111 | 4-bit 6800 parallel | | | | | | | | | | | Notes | | | | | | | | | | | | <ul> <li>0 is connected to V<sub>SS</sub></li> <li>1 is connected to V<sub>DD</sub></li> </ul> | | | | | | | | | 12 | GPIO | I/O | 00 | refer to OLED command DCh. | | | | | | | | 13 | CS# | I | This pin is the chip selection only when CS# is pulled | et input connecting to the MCU. The chip is enabled for MCU communication | | | | | | | | 14 | RES# | I | This pin is reset signal in | | | | | | | | | INTERF | ACE PIN | FUNCTIO | N | | | | | | | |---------|-----------------|----------|-------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|------------------------------------------------------|---|--|--| | PIN NO. | SYMBOL | PIN TYPE | | | DESCRIPTION | | | | | | 15 | D / C# | ı | data at D [7:0] will<br>When the pin is pu<br>In I <sup>2</sup> C mode, this p | This pin is data / command control pin connecting to the MCU. When the pin is pulled "high", the data at D [7:0] will be interpreted as data. When the pin is pulled "low", the data at D [7:0] will be transferred to a command register. In $I^2C$ mode, this pin acts as SA0 for slave address selection. When serial interface is selected, this pin must be connected to $V_{SS}$ . | | | | | | | 16 | R / W#<br>(WR#) | I | When 6800 interfa<br>Read mode will be<br>When 8080 interfa<br>initiated when this | This pin is read / write control input pin connecting to the MCU interface. When 6800 interface mode is selected, this pin will be used as read / write (R / W#) selection input. Read mode will be carried out when this pin is pulled "high" and write mode when "low". When 8080 interface mode is selected, this pin will be the write (WR#) input. Data write operation is initiated when this pin is pulled "low" and the chip is selected. When serial or I <sup>2</sup> C interface is selected, this pin must be connected to V <sub>SS</sub> . | | | | | | | 17 | E (RD#) | ı | When 6800 interface operation is initiated. When 8080 interface initiated when this | This pin is MCU interface input. When 6800 interface mode is selected, this pin will be used as the enable (E) signal. Read / write operation is initiated when this pin is pulled "high" and the chip is selected. When 8080 interface mode is selected, this pin receives the read (RD#) signal. Read operation is initiated when this pin is pulled "low" and the chip is selected. When serial or I <sup>2</sup> C interface is selected, this pin must be connected to V <sub>SS</sub> . | | | | | | | 18 | D0 | | | | | | | | | | 19 | D1 | | Th: b: | alius ational alata laura ann | t. the MOLL date b | | | | | | 20 | D2 | | • | directional data bus cor<br>ecommended to tie "low | necting to the MCU data b | ous. | | | | | 21 | D3 | I/O | When serial interfa | ace mode is selected, Do | 0 will be the serial clock inp | out: SCLK; D1 will be the serial | | | | | 22 | D4 | 1/0 | | d D2 will be the serial da | | | | | | | 23 | D5 | | | is selected, D2, D1 sh<br>0 is the serial clock inpu | | d serve as SDA <sub>out</sub> , SDA <sub>in</sub> in | | | | | 24 | D6 | | application and B | o lo trio derial diddit impa | ι, σου. | | | | | | 25 | D7 | | | | | | | | | | 26 | IREF | ı | | This pin is the segment output current reference pin. IREF is supplied externally. A resistor should be connected between this pin and $V_{SS}$ to maintain current of around 15 $\mu$ A | | | | | | | | | | | OM1 and ROM0 are pin | ROM; select appropriate log<br>select as shown in below to | gic setting as described in the able. | | | | | 27 | ROM0 | | ROM1 | ROM0 | ROM | | | | | | | | | | | 0 | 0 | A | | | | | | I | 0 | 1 | В | | | | | | | | | 1 | 0 | С | | | | | | | | | 1 | 1 | S / W selectable | | | | | | 28 | ROM1 | | Notes • 0 is connected t • 1 is connected t | | | | | | | | | | | This pin is used to<br>Character RAM se | | mber of character generate | or. | | | | | 29 | OPR0 | | OPR1 | OPR0 | CGROM | CGRAM | | | | | | | | 1 | 1 | 256 | 0 | | | | | | | | 0 | 1 | 248 | 8 | | | | | | | ] ' | 1 | 0 | 250 | 6 | | | | | | | | 0 | 0 | 240 | 8 | | | | | 30 | OPR1 | | Notes • 0 is connected t • 1 is connected t | | | | | | | | 31 | VCOMH | Р | | ected voltage level. A car | | ted between this pin and $V_{SS}$ . | | | | | 32 | V <sub>CC</sub> | Р | | panel driving voltage. The nal high voltage source. | is is also the most positive | power voltage supply pin. It is | | | | | 33 | NC | _ | No connection | <u> </u> | | | | | | Vishay ## **1.Module Classification Information** OLED 016 O 002 C S P P 3 N 0 0 000 | <u> </u> | <u> </u> | | 9) (11) (12) (13) | | | | | | |----------|----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|------------------------|--|--|--|--|--| | 1 | Brand: Vishay Into | ertechnology, Inc. | | | | | | | | 2 | Horizontal Format: 16 Columns | | | | | | | | | 3 | Display Type: N→C | Character Type, H→Graphic Ty | ype, Y→Tab Type, O→Cog | | | | | | | 4 | Vertical Format: 2 L | ines | | | | | | | | 5 | Serials code | | | | | | | | | | | A : Amber | R: RED | | | | | | | 6 | Emitting Color | B: Blue | W : White | | | | | | | 0 | Emitting Color | G: Green | L: Yellow | | | | | | | | | S: Sky Blue | | | | | | | | 7 | Polarizer | P: With Polarizer; N: Without | ut Polarizer | | | | | | | 1 | 1 Olarizer | A : Anti-glare Polarizer | | | | | | | | 8 | Display Mode P : Passive Matrix ; A: Active Matrix | | | | | | | | | 9 | Driver Voltage | 3: 3.0 V; 5: 5.0V | | | | | | | | 10 | Touch Panel | N: Without touch panel; T: \ | With touch panel | | | | | | | 11 | Products type | 0 : Standard type 1. Sunlight Readable type | | | | | | | | 12 | Product grades | Product grades: 0: Standard(A-level) 2: B-level 3: C-level 4: high class(AA-level) 5: Customer offerings Y: Consumer product | | | | | | | | 13 | Serial No. | Application serial number(00 | 00~ZZZ) | | | | | | Vishay # **2.General Specification** | Item | Dimension | Unit | |----------------------|-------------------------|------| | Number of Characters | 16 characters x 2 Lines | _ | | Module dimension | 68.5 x 17.5 x 2.05 | mm | | View area | 58.22 x 13.52 | mm | | Active area | 56.22 x 11.52 | mm | | Dot size | 0.57 x 0.67 | mm | | Dot pitch | 0.60 x 0.70 | mm | | Character size | 2.97 x 5.57 | mm | | Character pitch | 3.55 x 5.95 | mm | | Panel type | OLED , Sky Blue | | | Duty | 1/16 | | | IC | SSD1311 | | # 3. Contour Drawing & Block Diagram | Display Position | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | |------------------|----|----|---|---|---|---|---|---|---|----|----|----|----|----|----|----| | DD RAM Address | 00 | 01 | | | | | | | | | | | | | | 0F | | DD RAM Address | 40 | 41 | | | | | | | | | | | | | | 4F | Vishay ## 4. Interface Pin Function | Pin No. | Symbol | Pin Type | Description | | | | | | |---------|--------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------|-----------------------------------------------------------------|---------------------------|--| | 1 | NC | _ | No connection | | | | | | | 2 | VSL | P | This is segment voltage (output low level) reference pin. When external VSL is not used, this pin should be left open. When external VSL is used, connect with resistor and diode to ground (details depend on application). | | | | | | | 3 | VSS | P | Ground pin. It must be connected to external ground. | | | | | | | 4 | REGVDD | I | Internal VDD regulator selection pin in 5V I/O application mode. When this pin is pulled HIGH, internal VDD regulator is enabled (5V I/O application). When this pin is pulled LOW, internal VDD regulator is disabled (Low voltage I/O application). | | | | | | | | | | This pin is used to determine the Common output scanning direction. COM scan direction | | | | | | | | | | SHLC COM scan direction | | | | | | | 5 | 5 SHLC | SHLC | I | 1 COM0 to COM31 (Normal) | | | | | | 3 | | | SHEC | SHLC | SILC | 1 | 0 COM31 to COM0 (Reverse) | | | | | | | | | | Note | | | | | | (1) 0 is connected to VSS | | | | | | | | | | (2) 1 is connected to VDDIO | | | | | | | | | | | | | This pin is used to change the mapping between the display data | | | | | | | column address and the Segment driver. | | | | | | | | | | | SEG scan direction | | | | | | | | | SHLS SEG direction | | | | | | | 6 | SHLS | I | 1 SEG0 to SEG99 (Normal) | | | | | | | | | | 0 SEG99 to SEG0 (Reverse) | | | | | | | | | | Note | | | | | | | | | | (1) 0 is connected to VSS | | | | | | | | | | (2) 1 is connected to VDDIO | | | | | | | | | | Power supply for core logic operation. | | | | | | | | | | VDD can be supplied externally or regulated internally. | | | | | | | | | | In LV IO application (internal VDD is disabled), this is a power input | | | | | | | 7 | VDD | P | pin. | | | | | | | | | | In 5V IO application (internal VDD is enabled), VDD is regulated | | | | | | | | | | internally from VDDIO. | | | | | | | | | | A capacitor should be connected between VDD and VSS under all | | | | | | | | | | circumstances. Low voltage power supply and power supply for interface logic level | | | | | | | | | | in both Low Voltage I/O and 5V I/O application. It should match | | | | | | | 8 | VDDIO | P | with the MCU interface voltage level and must be connected to | | | | | | | | | | external source. | | | | | | | 9 | BS0 | | MCU bus interface selection pins. Select appropriate logic setting | | | | | | | | | I | as described in the following table. BS2, BS1 and BS0 are pin select. | | | | | | | 10 | BS1 | | Bus Interface selection | | | | | | | | | | BS[2:0] Interface | | | | | | | |----------|-----------------|--------|------------------------------------------------------------------------|---------------------------------------------------------------------|--|---------------------------------------------------------------------|-------------------------------------------------------------|--|--| | | | | 000 Serial Interface | | | | | | | | | | | 001 Invalid | | | | | | | | | | | 010 1 <sup>2</sup> C | | | | | | | | | | | 011 Invalid | | | | | | | | | 7.00 | | 100 8-bit 6800 parallel | | | | | | | | 11 | BS2 | | 101 4-bit 6800 parallel | | | | | | | | | | | 110 8-bit 8080 parallel | | | | | | | | | | | 111 4-bit 8080 parallel | | | | | | | | | | | Note | | | | | | | | | | | | | | | | | | | | | | (1) 0 is connected to VSS | | | | | | | | | | | (2) 1 is connected to VDDIO | | | | | | | | 12 | GPIO | I/O | It is a GPIO pin. Details refer to OLED command DCh. | | | | | | | | | | | This pin is the chip select input connecting to the MCU. | | | | | | | | | | _ | The chip is enabled for MCU communication only when CS# is | | | | | | | | 13 | CS# | I | pulled LOW (active LOW). | | | | | | | | | | | <del> </del> | | | | | | | | | | | In I2C mode, this pin must be connected to VSS. | | | | | | | | <b>.</b> | | _ | This pin is reset signal input. | | | | | | | | 14 | RES# | 4 RES# | I | When the pin is pulled LOW, initialization of the chip is executed. | | | | | | | | | | Keep this pin pull HIGH during normal operation. | | | | | | | | | | | | | | | This pin is Data/Command control pin connecting to the MCU. | | | | | | | | | | When the pin is pulled HIGH, the data at D[7:0] will be interpreted | | | | | | | | as data. | | | | | | | | 15 | D/C# | I | | | | | | | | | 13 | D/C# | D/C# 1 | When the pin is pulled LOW, the data at D[7:0] will be transferred to | | | | | | | | | | | a command register. | | | | | | | | | | | In I2C mode, this pin acts as SA0 for slave address selection. | | | | | | | | | | | When serial interface is selected, this pin must be connected to VSS. | | | | | | | | | | | This pin is read / write control input pin connecting to the MCU | | | | | | | | | | | interface. | | | | | | | | | | | When 6800 interface mode is selected, this pin will be used as | | | | | | | | | | | _ | | | | | | | | | | | Read/Write (R/W#) selection input. Read mode will be carried out | | | | | | | | 16 | R/W#(WR#) | I | when this pin is pulled HIGH and write mode when LOW. | | | | | | | | 10 | 16 1111 (11161) | • | When 8080 interface mode is selected, this pin will be the Write | | | | | | | | | | | (WR#) input. Data write operation is initiated when this pin is pulled | | | | | | | | | | | LOW and the chip is selected. | | | | | | | | | | | When serial or I2C interface is selected, this pin must be connected | | | | | | | | | | | to VSS. | | | | | | | | | | | This pin is MCU interface input. | | | | | | | | | | | | | | | | | | | | | | When 6800 interface mode is selected, this pin will be used as the | | | | | | | | | | | Enable (E) signal. | | | | | | | | | | | Read/write operation is initiated when this pin is pulled HIGH and | | | | | | | | 17 | E(DD#) | I | the chip is selected. | | | | | | | | 1 / | E(RD#) | 1 | When 8080 interface mode is selected, this pin receives the Read | | | | | | | | | | | (RD#) signal. Read operation is initiated when this pin is pulled | | | | | | | | | | | LOW and the chip is selected. | | | | | | | | | | | When serial or I2C interface is selected, this pin must be connected | | | | | | | | | | | | | | | | | | | | | | to VSS. | | | | | | | | 18 | D0 | T/0 | These pins are bi-directional data bus connecting to the MCU data | | | | | | | | 19 | D1 | I/O | bus. | | | | | | | | 19 | וע | | Unused pins are recommended to tie LOW. | | | | | | | | 20 | D2 | | When serial interface mode is selected, D0 will be the serial clock | |----|-------|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | input: SCLK; D1 will be the serial data input: SID and D2 will be the | | 21 | D3 | | serial data output: SOD. | | 22 | D4 | | When I2C mode is selected, D2, D1 should be tied together and serve as SDAout, SDAin in application and D0 is the serial clock input, | | 23 | D5 | | SCL. | | 24 | D6 | | | | 25 | D7 | | | | 26 | IREF | I | This pin is the segment output current reference pin. IREF is supplied externally. A resistor should be connected between this pin and VSS to maintain current of around 15uA. | | 27 | ROM0 | I | These pins are used to select Character ROM; select appropriate logic setting as described in the following table. ROM1 and ROM0 are pin select as shown in below table: Character ROM selection ROM1 ROM0 ROM 0 0 A | | 28 | ROM1 | 1 | 0 1 B 1 0 C 1 I S/W selectable (3) Note (1) 0 is connected to VSS (2) 1 is connected to VDDIO | | 29 | OPR0 | I | This pin is used to select the character number of character generator. Character RAM selection OPRI OPRO CGROM CGRAM 1 1 256 0 0 1 248 8 | | 30 | OPR1 | | 1 | | 31 | VCOMH | P | COM signal deselected voltage level. A capacitor should be connected between this pin and VSS. No external power supply is allowed to connect to this pin. | | 32 | VCC | P | Power supply for panel driving voltage. This is also the most positive power voltage supply pin. It is supplied by external high voltage source. | | 33 | NC | _ | No connection | Vishay ## **5.Absolute Maximum Ratings** | Item | Symbol | Min | Max | Unit | Notes | |--------------------------|--------|------|-----|------------------------|-------| | Supply Voltage For Logic | VDDIO | -0.3 | 3.6 | V | | | Operating Temperature | Тор | -40 | +80 | $^{\circ}\!\mathbb{C}$ | | | Storage Temperature | Tst | -40 | +80 | $^{\circ}$ C | | Note 1: All the above voltages are on the basis of "VSS = 0V". Note 2: When this module is used beyond the above absolute maximum ratings, permanent breakage of the module may occur. Also, for normal operations, it is desirable to use this module under the conditions according to Section 6 "Electrical Characteristics". If this module is used beyond these conditions, malfunctioning of the module can occur and the reliability of the module may deteriorate Vishay # **6.Electrical Characteristics** | ltem | Symbol | Condition | Min | Тур | Max | Unit | |--------------------------------------|--------|------------|---------|-----|---------|------| | Supply Voltage For Logic | VDDIO | _ | 2.8 | 3.0 | 3.3 | V | | Supply Voltage for Display | VCC | _ | 10 | 12 | 15 | V | | Input High Volt. | VIH | _ | 0.8 VDD | _ | _ | V | | Input Low Volt. | VIL | _ | _ | _ | 0.2VDD | V | | Output High Volt. | VOH | IOH=-0.5mA | 0.9 VDD | _ | _ | V | | Output Low Volt. | VOL | IOL=0.5mA | _ | _ | 0.1 VDD | V | | 50% Check Board<br>Operating Current | ICC | VCC=12V | 9 | 10 | 12 | mA | Note: When you use 3.3V for logic, the user device must satisfy: MCU (pic 24 or higher) Power supply cannot be less than 3.3V (battery driven not recommended) Vishay # 7. Optical Characteristics | Item | Symbol | Condition | Min | Тур | Max | Unit | |---------------------------------------|--------|-----------|--------|------|------|-------| | View Angle | (V)θ | | 160 | | | deg | | View Aligie | (Η)φ | | 160 | | | deg | | Contrast Ratio | CR | Dark | 2000:1 | | | _ | | Response Time | T rise | _ | | 10 | | μs | | iresponse fillie | T fall | _ | | 10 | | μs | | Display with 50% check Board Brightne | | ess | 90 | 110 | | cd/m2 | | CIEx(Sky blue) | | (CIE1931) | 0.12 | 0.16 | 0.20 | | | , | | (CIE1931) | 0.22 | 0.26 | 0.30 | | Vishay ## **8.OLED Lifetime** | ITEM | Conditions | Min | Тур | Remark | |------------------------|------------------------------------------------------------------|------------|-----|--------| | Operating<br>Life Time | Ta=25°ℂ<br>/ Initial 50% check board<br>brightness Typical Value | 20,000 Hrs | _ | Note | #### Notes: - 1. Life time is defined the amount of time when the luminance has decayed to <50% of the initial value. - 2. This analysis method uses life data obtained under accelerated conditions to extrapolate an estimated probability density function (*pdf*) for the product under normal use conditions. - 3. Screen saving mode will extend OLED lifetime. Vishay # 9.Reliability **Content of Reliability Test** | Test Item | | | | | |------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Content of Test | Test Condition | Applicable<br>Standard | | | | Endurance test applying the high storage temperature for a long time. | 80 °C<br>240hrs | | | | | temperature for a long time. | -40°C<br>240hrs | | | | | Endurance test applying the electric stress (Voltage & Current) and the thermal stress to the element for a long time. | 80 °C<br>240hrs | | | | | Endurance test applying the electric stress under low temperature for a long time. | -40 °C<br>240hrs | | | | | Endurance test applying the high temperature and high humidity storage for a long time. | 60°C,90% RH<br>240hrs | | | | | Endurance test applying the low and high temperature cycle. -40 °C 25°C 30min 5min 30min 1 cycle | -40 °C/80°C<br>100 cycles | | | | | st | | | | | | Endurance test applying the vibration during transportation and using. | 10~22Hz→1.5mmp-p<br>22~500Hz→1.5G<br>Total 0.5hr | | | | | Constructional and mechanical endurance test applying the shock during transportation. | 50G Half sin<br>wave 11 ms<br>3 times of each<br>direction | | | | | Endurance test applying the atmospheric pressure during transportation by air. | 115mbar<br>40hrs | | | | | | | | | | | Endurance test applying the electric stress to the terminal. | VS=±600V(contact)<br>±800v(air),<br>RS=330 Ω<br>CS=150pF | ), | | | | | Endurance test applying the high storage temperature for a long time. Endurance test applying the low storage temperature for a long time. Endurance test applying the electric stress (Voltage & Current) and the thermal stress to the element for a long time. Endurance test applying the electric stress under low temperature for a long time. Endurance test applying the high temperature and high humidity storage for a long time. Endurance test applying the low and high temperature cycle. -40 | Endurance test applying the high storage temperature for a long time. Endurance test applying the low storage temperature for a long time. Endurance test applying the electric stress (Voltage & Current) and the thermal stress to the element for a long time. Endurance test applying the electric stress under low temperature for a long time. Endurance test applying the high temperature and high humidity storage for a long time. Endurance test applying the low and high temperature cycle. -40 °C 240hrs Endurance test applying the low and high temperature cycle. -40 °C 25°C -40 °C 80°C 100 cycles st Endurance test applying the vibration during transportation and using. Constructional and mechanical endurance test applying the shock during transportation. Endurance test applying the atmospheric pressure during transportation by air. VS=±600V(contact) ±800v(air), RS=330 Ω | | | <sup>\*\*\*</sup> Supply voltage for OLED system =Operating voltage at 25°C # VISHAY. www.vishay.com ## OLED-016O002C-SPP3N00000 Vishay #### Test and measurement conditions - All measurements shall not be started until the specimens attain to temperature stability. After the completion of the described reliability test, the samples were left at room temperature for 2 hrs prior to conducting the failure test at 23±5°C; 55±15% RH. - 2. All-pixels-on is used as operation test pattern. - 3. The degradation of Polarizer are ignored for High Temperature storage, High Temperature/ Humidity Storage, Temperature Cycle #### **Evaluation criteria** - 1. The function test is OK. - 2. No observable defects. - 3. Luminance: > 50% of initial value. - 4. Current consumption: within ± 50% of initial value. #### **APPENDIX:** #### **RESIDUE IMAGE** Because the pixels are lighted in different time, the luminance of active pixels may reduce or differ from inactive pixels. Therefore, the residue image will occur. To avoid the residue image, every pixel needs to be lighted up uniformly. Vishay # 10.Inspection specification | NO | Item | Criterion | | | | | AQL | |----|--------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|----------------------------------------------------------------------------------|-------------------------------------------------|-----| | 01 | Electrical<br>Testing | <ul> <li>1.1 Missing vertical, horizontal segment, segment contrast defect.</li> <li>1.2 Missing character, dot or icon.</li> <li>1.3 Display malfunction.</li> <li>1.4 No function or no display.</li> <li>1.5 Current consumption exceeds product specifications.</li> <li>1.6 OLED viewing angle defect.</li> <li>1.7 Mixed product types.</li> <li>1.8 Contrast defect.</li> </ul> | | | | 0.65 | | | 02 | Black or<br>white<br>spots on<br>OLED<br>(display<br>only) | three white or bl | <ul> <li>2.1 White and black spots on display ≦0.25mm, no more than three white or black spots present.</li> <li>2.2 Densely spaced: No more than two spots or lines within 3mm.</li> </ul> | | | 2.5 | | | 03 | OLED<br>black<br>spots,<br>white<br>spots,<br>contamina<br>tion<br>(non-displ<br>ay) | 3.1 Round type following drawin Φ=(x+y)/2 | g<br>Y | | SIZE $\Phi \le 0.10$ $0.10 < \Phi \le 0.20$ $0.20 < \Phi \le 0.25$ $0.25 < \Phi$ | Acceptable Q<br>TY<br>Accept no<br>dense<br>2 | 2.5 | | | | 3.2 Line type : (/ | As followin Length L≦3.0 L≦2.5 | Wi<br>W:<br>0.0 | awing) dth ≤0.02 02 < W ≤ 0.03 03 < W ≤ 0.05 05 < W | Acceptable Q TY Accept no dense 2 As round type | 2.5 | | 04 | Polarizer<br>bubbles | If bubbles are vis<br>judge using blac<br>specifications, n<br>to find, must che<br>specify direction | k spot<br>ot easy<br>eck in | Ф:<br>0.2<br>0.8<br>1.0 | ze Φ<br>≤0.20<br>20 < Φ ≤ 0.50<br>50 < Φ ≤ 1.00<br>00 < Φ<br>tal Q TY | Acceptable Q TY Accept no dense 3 2 0 3 | 2.5 | | NO | Item | Criterion | | | AQL | |----|-----------|-----------------------------------------------------------------------------|---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | 05 | Scratches | Follow NO.3 OLED b | olack spots, white spot | ts, contamination | | | | | | t: Glass thickness a | Chip thickness<br>: OLED side length | | | | | 6.1 General glass ch<br>6.1.1 Chip on panel s | ip :<br>surface and crack bet | ween panels: | | | | | | | THE PARTY OF P | | | | | z: Chip thickness | y: Chip width | x: Chip length | | | 06 | Chipped | Z≦1/2t | Not over viewing area | x≦1/8a | 2.5 | | | glass | 1/2t < z ≦ 2t | Not exceed 1/3k | x≦1/8a | | | | | ⊙If there are 2 or mo<br>6.1.2 Corner crack:<br>z: Chip thickness<br>Z≤1/2t | y: Chip width Not over viewing | x: Chip length x≤1/8a | | | | | | Not exceed 1/3k | x≦1/8a | | | | | | ore chips, x is the tota | | | | NO | Item | Criterion | AQL | |-----|--------|--------------------------------------------------------------------------------------|-----| | 110 | 110111 | Symbols: | nqL | | | | x. Chip length y: Chip width z: Chip thickness | | | | | k: Seal width t: Glass thickness a: OLED side length | | | | | L: Electrode pad length | | | | | 6.2 Protrusion over terminal : 6.2.1 Chip on electrode pad : | | | | | 0.2.1 Only on electrode pad . | | | | | I - | | | | | | | | | | Z | | | | | | | | | | | | | | | y: Chip width x: Chip length z: Chip thickness | | | | | $y \le 0.5$ mm $x \le 1/8$ a $0 < z \le t$ | | | | | 6.2.2 Non-conductive portion: | | | | | | | | | | | | | | Glass | | | | 06 | crack | <b>A</b> 2 | 2.5 | | | | | | | | | X | | | | | y: Chip width x: Chip length z: Chip | | | | | thickness | | | | | $y \le L$ $x \le 1/8a$ $0 < z \le t$ | | | | | ⊙ If the chipped area touches the ITO terminal, over 2/3 of the ITO | | | | | must remain and be inspected according to electrode terminal | | | | | specifications. • If the product will be heat sealed by the customer, the alignment | | | | | mark not be damaged. | | | | | 6.2.3 Substrate protuberance and internal crack. | | | | | y: width x: length | | | | | y≤1/3L | | | | | | | | | | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | | | | | | | | | | | | | NO | Item | Criterion | AQL | |----|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------| | 07 | Cracked glass | The OLED with extensive crack is not acceptable. | 2.5 | | 08 | Backlight<br>elements | <ul> <li>8.1 Illumination source flickers when lit.</li> <li>8.2 Spots or scratched that appear when lit must be judged. Using OLED spot, lines and contamination standards.</li> <li>8.3 Backlight doesn't light or color wrong.</li> </ul> | 0.65<br>2.5<br>0.65 | | 09 | Bezel | <ul><li>9.1 Bezel may not have rust, be deformed or have fingerprints, stains or other contamination.</li><li>9.2 Bezel must comply with job specifications.</li></ul> | 2.5<br>0.65 | | 10 | PCB、COB | <ul> <li>10.1 COB seal may not have pinholes larger than 0.2mm or contamination.</li> <li>10.2 COB seal surface may not have pinholes through to the IC.</li> <li>10.3 The height of the COB should not exceed the height indicated in the assembly diagram.</li> <li>10.4 There may not be more than 2mm of sealant outside the seal area on the PCB. And there should be no more than three places.</li> <li>10.5 No oxidation or contamination PCB terminals.</li> <li>10.6 Parts on PCB must be the same as on the production characteristic chart. There should be no wrong parts, missing parts or excess parts.</li> <li>10.7 The jumper on the PCB should conform to the product characteristic chart.</li> <li>10.8 If solder gets on bezel tab pads, OLED pad, zebra pad or screw hold pad, make sure it is smoothed down.</li> </ul> | 2.5<br>2.5<br>0.65<br>2.5<br>2.5<br>0.65<br>2.5 | | 11 | Soldering | <ul> <li>11.1 No un-melted solder paste may be present on the PCB.</li> <li>11.2 No cold solder joints, missing solder connections, oxidation or icicle.</li> <li>11.3 No residue or solder balls on PCB.</li> <li>11.4 No short circuits in components on PCB.</li> </ul> | 2.5<br>2.5<br>2.5<br>0.65 | | NO | Item | Criterion | AQL | |----|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------| | 12 | General<br>appearance | <ul> <li>12.1 No oxidation, contamination, curves or, bends on interface Pin (OLB) of TCP.</li> <li>12.2 No cracks on interface pin (OLB) of TCP.</li> <li>12.3 No contamination, solder residue or solder balls on product.</li> <li>12.4 The IC on the TCP may not be damaged, circuits.</li> <li>12.5 The uppermost edge of the protective strip on the interface pin must be present or look as if it cause the interface pin to sever.</li> <li>12.6 The residual rosin or tin oil of soldering (component or chip component) is not burned into brown or black color.</li> <li>12.7 Sealant on top of the ITO circuit has not hardened.</li> <li>12.8 Pin type must match type in specification sheet.</li> <li>12.9 OLED pin loose or missing pins.</li> <li>12.10 Product packaging must the same as specified on packaging specification sheet.</li> <li>12.11 Product dimension and structure must conform to product specification sheet.</li> </ul> | 2.5<br>0.65<br>2.5<br>2.5<br>2.5<br>2.5<br>0.65<br>0.65<br>0.65 | | | 1 | | | | Check Item | Classification | Criteria | |----------------------------------------------------|----------------|--------------------------------------| | No Display | Major | | | Missing Line | Major | | | Pixel Short | Major | | | Darker Short | Major | | | Wrong Display | Major | | | Un-uniform<br>B/A x 100% < 70%<br>A/C x 100% < 70% | Major | A Normal B- Dark Fixed C Light Fixed | Vishay ## 11.Precautions in use of OLED Modules ## **Modules** - (1)Avoid applying excessive shocks to module or making any alterations or modifications to it. - (2)Don't make extra holes on the printed circuit board, modify its shape or change the components of OLED display module. - (3)Don't disassemble the OLED display module. - (4)Don't operate it above the absolute maximum rating. - (5)Don't drop, bend or twist OLED display module. - (6) Soldering: only to the I/O terminals. - (7)Storage: please storage in anti-static electricity container and clean environment. - (8)It's pretty common to use "Screen Saver" to extend the lifetime and Don't use fix information for long time in real application. - (9)Don't use fixed information in OLED panel for long time, that will extend "screen burn" effect time. - (10) Vishay has the right to change the passive components, including R2and R3 adjust resistors. (Resistors, capacitors and other passive components will have different appearance and color caused by the different supplier.) - (11) Vishay have the right to change the PCB Rev. (In order to satisfy the supplying stability, management optimization and the best product performance...etc, under the premise of not affecting the electrical characteristics and external dimensions, Vishay have the right to modify the version.) #### 11.1. Handling Precautions - (1) Since the display panel is being made of glass, do not apply mechanical impacts such us dropping from a high position. - (2) If the display panel is broken by some accident and the internal organic substance leaks out, be careful not to inhale nor lick the organic substance. - (3) If pressure is applied to the display surface or its neighborhood of the OLED display module, the cell structure may be damaged and be careful not to apply pressure to these sections. - (4) The polarizer covering the surface of the OLED display module is soft and easily scratched. Please be careful when handling the OLED display module. - (5) When the surface of the polarizer of the OLED display module has soil, clean the surface. It takes advantage of by using following adhesion tape. - \* Scotch Mending Tape No. 810 or an equivalent - Never try to breathe upon the soiled surface nor wipe the surface using cloth containing solvent such as ethyl alcohol, since the surface of the polarizer will become cloudy. Also, pay attention that the following liquid and solvent may spoil the polarizer: - \* Water - \* Ketone - \* Aromatic Solvents - (6) Hold OLED display module very carefully when placing OLED display module into the System housing. Do not apply excessive stress or pressure to OLED display module. And, do not over bend the film with electrode pattern layouts. - These stresses will influence the display performance. Also, secure sufficient rigidity for the outer cases. Vishay - (7) Do not apply stress to the LSI chips and the surrounding molded sections. - (8) Do not disassemble nor modify the OLED display module. - (9) Do not apply input signals while the logic power is off. - (10) Pay sufficient attention to the working environments when handing OLED display modules to prevent occurrence of element breakage accidents by static electricity. - \* Be sure to make human body grounding when handling OLED display modules. - \* Be sure to ground tools to use or assembly such as soldering irons. - \* To suppress generation of static electricity, avoid carrying out assembly work under dry environments. - \* Protective film is being applied to the surface of the display panel of the OLED display module. Be careful since static electricity may be generated when exfoliating the protective film. - (11) Protection film is being applied to the surface of the display panel and removes the protection film before assembling it. At this time, if the OLED display module has been stored for a long period of time, residue adhesive material of the protection film may remain on the surface of the display panel after removed of the film. In such case, remove the residue material by the method introduced in the above Section 5. - (12) If electric current is applied when the OLED display module is being dewed or when it is placed under high humidity environments, the electrodes may be corroded and be careful to avoid the above. #### 11.2. Storage Precautions (1) When storing OLED display modules, put them in static electricity preventive bags avoiding exposure to direct sun light nor to lights of fluorescent lamps. and, also, avoiding high temperature and high humidity environment or low temperature (less than 0°C) environments. (We recommend you to store these modules in the packaged state when they were shipped from Vishay. At that time, be careful not to let water drops adhere to the packages or bags nor let dewing occur with them. (2) If electric current is applied when water drops are adhering to the surface of the OLED display module, when the OLED display module is being dewed or when it is placed under high humidity environments, the electrodes may be corroded and be careful about the above. #### 11.3. Designing Precautions - (1) The absolute maximum ratings are the ratings which cannot be exceeded for OLED display module, and if these values are exceeded, panel damage may be happen. - (2) To prevent occurrence of malfunctioning by noise, pay attention to satisfy the VIL and VIH specifications and, at the same time, to make the signal line cable as short as possible. - (3) We recommend you to install excess current preventive unit (fuses, etc.) to the power circuit (VDD). (Recommend value: 0.5A) - (4) Pay sufficient attention to avoid occurrence of mutual noise interference with the neighboring devices. - (5) As for EMI, take necessary measures on the equipment side basically. ## OLED-016O002C-SPP3N00000 www.vishay.com Vishay - (6) When fastening the OLED display module, fasten the external plastic housing section. - (7) If power supply to the OLED display module is forcibly shut down by such errors as taking out the main battery while the OLED display panel is in operation, we cannot guarantee the quality of this OLED display module. - \* Connection (contact) to any other potential than the above may lead to rupture of the IC. #### 11.4. Precautions when disposing of the OLED display modules 1) Request the qualified companies to handle industrial wastes when disposing of the OLED display modules. Or, when burning them, be sure to observe the environmental and hygienic laws and regulations. #### 11.5. Other Precautions - (1) When an OLED display module is operated for a long of time with fixed pattern may remain as an after image or slight contrast deviation may occur. - Nonetheless, if the operation is interrupted and left unused for a while, normal state can be restored. Also, there will be no problem in the reliability of the module. - (2) To protect OLED display modules from performance drops by static electricity rapture, etc., do not touch the following sections whenever possible while handling the OLED display modules. - \* Pins and electrodes - \* Pattern layouts such as the TCP & FPC - (3) With this OLED display module, the OLED driver is being exposed. Generally speaking, semiconductor elements change their characteristics when light is radiated according to the principle of the solar battery. Consequently, if this OLED driver is exposed to light, malfunctioning may occur. - \* Design the product and installation method so that the OLED driver may be shielded from light in actual usage. - \* Design the product and installation method so that the OLED driver may be shielded from light during the inspection processes. - (4) Although this OLED display module stores the operation state data by the commands and the indication data, when excessive external noise, etc. enters into the module, the internal status may be changed. It therefore is necessary to take appropriate measures to suppress noise generation or to protect from influences of noise on the system design. - (5) We recommend you to construct its software to make periodical refreshment of the operation statuses (re-setting of the commands and re-transference of the display data) to cope with catastrophic noise. - (6)Resistors, capacitors and other passive components will have different appearance and color caused by the different supplier. - (7)Our company will has the right to upgrade and modify the product function. ## **Legal Disclaimer Notice** Vishay ## **Disclaimer** ALL PRODUCT, PRODUCT SPECIFICATIONS AND DATA ARE SUBJECT TO CHANGE WITHOUT NOTICE TO IMPROVE RELIABILITY, FUNCTION OR DESIGN OR OTHERWISE. Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained in any datasheet or in any other disclosure relating to any product. Vishay makes no warranty, representation or guarantee regarding the suitability of the products for any particular purpose or the continuing production of any product. To the maximum extent permitted by applicable law, Vishay disclaims (i) any and all liability arising out of the application or use of any product, (ii) any and all liability, including without limitation special, consequential or incidental damages, and (iii) any and all implied warranties, including warranties of fitness for particular purpose, non-infringement and merchantability. Statements regarding the suitability of products for certain types of applications are based on Vishay's knowledge of typical requirements that are often placed on Vishay products in generic applications. Such statements are not binding statements about the suitability of products for a particular application. It is the customer's responsibility to validate that a particular product with the properties described in the product specification is suitable for use in a particular application. Parameters provided in datasheets and / or specifications may vary in different applications and performance may vary over time. All operating parameters, including typical parameters, must be validated for each customer application by the customer's technical experts. Product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein. Hyperlinks included in this datasheet may direct users to third-party websites. These links are provided as a convenience and for informational purposes only. Inclusion of these hyperlinks does not constitute an endorsement or an approval by Vishay of any of the products, services or opinions of the corporation, organization or individual associated with the third-party website. Vishay disclaims any and all liability and bears no responsibility for the accuracy, legality or content of the third-party website or for that of subsequent links. Vishay products are not designed for use in life-saving or life-sustaining applications or any application in which the failure of the Vishay product could result in personal injury or death unless specifically qualified in writing by Vishay. Customers using or selling Vishay products not expressly indicated for use in such applications do so at their own risk. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay. Product names and markings noted herein may be trademarks of their respective owners.