## microBUCK ${ }^{\circledR}$ SiC403 6 A, 28 V Integrated Buck Regulator with Programmable LDO <br> FEATURES

## DESCRIPTION

The Vishay Siliconix SiC403 is an advanced stand-alone synchronous buck regulator featuring integrated power MOSFETs, bootstrap switch, and a programmable LDO in a space-saving MLPQ $5 \times 5-32$ pin package.
The SiC403 is capable of operating with all ceramic solutions and switching frequencies up to 1 MHz . The programmable frequency, synchronous operation and selectable power-save allow operation at high efficiency across the full range of load current. The internal LDO may be used to supply 5 V for the gate drive circuits or it may be bypassed with an external 5 V for optimum efficiency and used to drive external n-channel MOSFETs or other loads. Additional features include cycle-by-cycle current limit, voltage soft-start, under-voltage protection, programmable over-current protection, soft shutdown and selectable power-save. The Vishay Siliconix SiC403 also provides an enable input and a power good output.

| PRODUCT SUMMARY |  |
| :--- | :---: |
| Input Voltage Range | 3 V to 28 V |
| Output Voltage Range | 0.75 V to 5.5 V |
| Operating Frequency | 200 kHz to 1 MHz |
| Continuous Output Current | 6 A |
| Peak Efficiency | $95 \%$ at 300 kHz |
| Package | MLPQ $5 \mathrm{~mm} \times 5 \mathrm{~mm}$ |

- High efficiency > 95 \%

- 6 A continuous output current capability
- Integrated bootstrap switch
- Programmable 200 mA LDO with bypass logic

RoHS COMPLIANT HALOGEN
FREE

- Temperature compensated current limit
- Pseudo fixed-frequency adaptive on-time control
- All ceramic solution enabled
- Programmable input UVLO threshold
- Independent enable pin for switcher and LDO
- Selectable ultra-sonic power-save mode
- Programmable soft-start
- Soft-shutdown
- 1 \% internal reference voltage
- Power good output
- Under and over voltage protection
- Material categorization: For definitions of compliance please see www.vishay.com/doc?99912


## APPLICATIONS

- Notebook, desktop, and server computers
- Digital HDTV and digital consumer applications
- Networking and telecommunication equipment
- Printers, DSL, and STB applications
- Embedded applications
- Point of load power supplies


## TYPICAL APPLICATION CIRCUIT



## Vishay Siliconix

## PIN CONFIGURATION (TOP VIEW)



## PIN DESCRIPTION

| Pin Number | Symbol | Description |
| :---: | :---: | :---: |
| 1 | FB | Feedback input for switching regulator. Connect to an external resistor divider from output to program output voltage. |
| 2 | $\mathrm{V}_{\text {OUT }}$ | Output voltage input to the controller. Additionally may be used to by pass LDO to supply $\mathrm{V}_{\mathrm{DD}}$ directly. |
| 3 | $V_{D D}$ | Bias for internal logic circuitry and gate drivers. Connect to external 5 V power supply or configure the internal LDO for 5 V . |
| 4, 30, PAD 1 | $\mathrm{A}_{\text {GND }}$ | Analog ground |
| 5 | FBL | Feedback input for internal LDO. Connect to an external resistor divider from $\mathrm{V}_{\mathrm{DD}}$ to $\mathrm{A}_{\mathrm{GND}}$ to program LDO output. |
| 6, 9-11, PAD 2 | $\mathrm{V}_{\text {IN }}$ | Power stage input (HS FET Drain) |
| 7 | SS | Connect to an external capacitor to $\mathrm{A}_{\text {GND }}$ to program softstart ramp |
| 8 | BST | Bootstrap pin. A capacitor is connected between BST and LX to provide HS driver voltage. |
| 12 | NC | Not internally connected |
| 13, 23-25, 28, PAD 3 | LX | Switching node (HS FET Source and LS FET Drain) |
| 14 | NC | Not internally connected |
| 15-22 | $\mathrm{P}_{\mathrm{GND}}$ | Power ground (LS FET Source) |
| 26 | $\mathrm{P}_{\text {GOOD }}$ | Open-drain power good indicator. Externally pull-up resistor is required. |
| 27 | ILIM | Connect to an external resistor between ILIM and LX to program over current limit |
| 29 | EN/PSV | Tri-state pin. Pull low to $\mathrm{A}_{\mathrm{GND}}$ to disable the regulator. Float to enable forced continuous current mode. Pull high to $V_{D D}$ to enable power save mode. |
| 31 | Ton | Connect to an external resistor to $\mathrm{A}_{\text {GND }}$ program on-time |
| 32 | ENL | Enable input for internal LDO. Pull down to $\mathrm{A}_{\mathrm{GND}}$ to disable internal LDO. |

## ORDERING INFORMATION

| Part Number | Package |
| :--- | :---: |
| SiC403CD-T1-GE3 | MLPQ55-32 |
| SiC403DB | Evaluation board |

## FUNCTIONAL BLOCK DIAGRAM



ABSOLUTE MAXIMUM RATINGS $\left(\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right.$, unless otherwise noted)

| Parameter | Symbol | Min. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: |
| LX to $\mathrm{P}_{\text {GND }}$ Voltage | $\mathrm{V}_{\text {LX }}$ | -0.3 | + 30 | V |
| LX to $\mathrm{P}_{\text {GND }}$ Voltage (transient - 100 ns ) | $\mathrm{V}_{\mathrm{LX}}$ | - 2 | + 30 |  |
| $\mathrm{V}_{\text {IN }}$ to $\mathrm{P}_{\text {GND }}$ Voltage | $\mathrm{V}_{\text {IN }}$ | -0.3 | $+30$ |  |
| EN/PSV, $\mathrm{P}_{\mathrm{GOOD}}$, $\mathrm{I}_{\text {LIM }}$, to $\mathrm{A}_{\text {GND }}$ |  | - 0.3 | $\mathrm{V}_{\mathrm{DD}}+0.3$ |  |
| BST Bootstrap to LX; $\mathrm{V}_{\mathrm{DD}}$ to $\mathrm{P}_{\mathrm{GND}}$ |  | -0.3 | + 6 |  |
| $\mathrm{A}_{\text {GND }}$ to $\mathrm{P}_{\mathrm{GND}}$ | $\mathrm{V}_{\text {AG-PG }}$ | -0.3 | + 0.3 |  |
| EN/PSV, $\mathrm{P}_{\text {GOOD }}, \mathrm{I}_{\text {LIM }}, \mathrm{V}_{\text {OUT }}, \mathrm{V}_{\text {LDO }}, \mathrm{FB}$, FBL to GND |  | -0.3 | $+\left(\mathrm{V}_{\mathrm{DD}}+0.3\right)$ |  |
| $\mathrm{t}_{\mathrm{ON}}$ to $\mathrm{P}_{\text {GND }}$ |  | - 0.3 | $+\left(\mathrm{V}_{\mathrm{DD}}-1.5\right)$ |  |
| BST to $\mathrm{P}_{\mathrm{GND}}$ |  | - 0.3 | + 35 |  |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating/conditions for extended periods may affect device reliability.

RECOMMENDED OPERATING CONDITIONS

| Parameter | Symbol | Min. | Typ. | Max. | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Input Voltage | $\mathrm{V}_{\mathrm{IN}}$ | 3 |  | 28 | V V |
| $\mathrm{V}_{\mathrm{DD}}$ to $\mathrm{P}_{\mathrm{GND}}$ | $\mathrm{V}_{\mathrm{DD}}$ | 3 |  | 5.5 |  |
| $\mathrm{~V}_{\text {OUT }}$ to $\mathrm{P}_{\mathrm{GND}}$ | $\mathrm{V}_{\text {OUT }}$ | 0.75 |  | 5.5 |  |

Note:
For proper operation, the device should be used within the recommended conditions.

| THERMAL RESISTANCE RATINGS |  |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Parameter | Symbol | Min. | Typ. | Max. | Unit |
| Storage Temperature | $\mathrm{T}_{\text {STG }}$ | -40 |  | +150 |  |
| Maximum Junction Temperature | $\mathrm{T}_{\mathrm{J}}$ | - |  | 150 |  |
| Operation Junction Temperature | $\mathrm{T}_{J}$ | -25 |  | +125 |  |

## Vishay Siliconix

| THERMAL RESISTANCE RATINGS |  |  |  |  |  |  | Symbol | Min. | Typ. | Max. | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Parameter |  |  |  |  |  |  |  |  |  |  |  |
| Thermal Resistance, Junction-to-Ambient ${ }^{\text {b }}$ |  |  | 25 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |  |  |  |  |  |  |
| High-Side MOSFET |  |  | 20 |  |  |  |  |  |  |  |  |
| Low-Side MOSFET |  |  | 50 |  |  |  |  |  |  |  |  |
| PWM Controller and LDO Thermal Resistance |  |  |  |  | 260 |  |  |  |  |  |  |
| Peak IR Reflow Temperature | $\mathrm{T}_{\text {Reflow }}$ | - |  | ${ }^{\circ} \mathrm{C}$ |  |  |  |  |  |  |  |

Notes:
a. This device is ESD sensitive. Use of standard ESD handling precautions is required.
b. Calculated from package in still air, mounted to $3 \times 4.5$ (in), 4 layer FR4 PCB with thermal vias under the exposed pad per JESD51 standards.

Exceeding the above specifications may result in permanent damage to the device or device malfunction. Operation outside of the parameters specififed in the Electrical Characteristics section is not recommended.

## ELECTRICAL SPECIFICATIONS

| Parameter | Symbol | Test Conditions Unless Specified $\begin{gathered} \mathrm{V}_{I N}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \text { for typ., } \\ -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \text { for min. and max., } \\ \mathrm{T}_{\mathrm{J}}=<125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input Supplies |  |  |  |  |  |  |
| $\mathrm{V}_{\text {IN }}$ UVLO Threshold Voltage ${ }^{\text {a }}$ | $\mathrm{V}_{\text {IN_UV+ }}$ | Sensed at ENL pin, rising edge | 2.4 | 2.6 | 2.95 | V |
|  | $\mathrm{V}_{\text {IN_UV- }}$ | Sensed at ENL pin, falling edge | 2.235 | 2.4 | 2.565 |  |
| $\mathrm{V}_{\text {IN }}$ UVLO Hysteresis | $\mathrm{V}_{\text {IN_UV_HY }}$ | EN/PSV = High |  | 0.2 |  |  |
| $\mathrm{V}_{\text {DD }}$ UVLO Threshold Voltage | $\mathrm{V}_{\mathrm{DD} \text { U }} \mathrm{VV}_{+}$ | Measured at $\mathrm{V}_{\mathrm{DD}}$ pin, rising edge | 2.5 | 2.8 | 3 |  |
|  | $\mathrm{V}_{\text {DD_UV- }}$ | Measured at $\mathrm{V}_{\mathrm{DD}}$ pin, falling edge | 2.4 | 2.6 | 2.9 |  |
| $\mathrm{V}_{\mathrm{DD}}$ UVLO Hysteresis | $\mathrm{V}_{\text {DD_UV_HY }}$ |  |  | 0.2 |  |  |
| $\mathrm{V}_{\text {IN }}$ Supply Current | IN | $\mathrm{EN} / \mathrm{PSV}, \mathrm{ENL}=0 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=28 \mathrm{~V}$ |  | 8.5 | 20 | $\mu \mathrm{A}$ |
|  |  | Standby mode: $E N L=V_{D D}, E N / P S V=0 V$ |  | 130 |  |  |
| $\mathrm{V}_{\text {DD }}$ Supply Current | $I_{\text {VDD }}$ | EN/PSV, ENL = 0 V |  | 3 | 7 |  |
|  |  | $\begin{gathered} \left.\mathrm{EN} / \mathrm{PSV}=\mathrm{V}_{\mathrm{DD}}, \text { no load (fsw }=25 \mathrm{kHz}\right), \\ \mathrm{V}_{\mathrm{FB}}>750 \mathrm{mV} \end{gathered}$ |  | 2 |  | mA |
|  |  | $\mathrm{f}_{\mathrm{SW}}=250 \mathrm{kHz}, \mathrm{EN} / \mathrm{PSV}=$ floating, no load $^{\mathrm{b}}$ $25^{\circ} \mathrm{C}$ bench testing |  | 10 |  |  |
| Controller |  |  |  |  |  |  |
| FB On-Time Threshold | $\mathrm{V}_{\text {FB-TH }}$ | Static $\mathrm{V}_{\text {IN }}$ and load, $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 0.7425 | 0.750 | 0.7599 | V |
| Frequency Range ${ }^{\text {b }}$ | $\mathrm{F}_{\text {PWM }}$ | continuous mode, $25^{\circ} \mathrm{C}$ bench testing | 200 |  | 1000 | kHz |
| Bootstrap Switch Resistance |  |  |  | 10 |  | $\Omega$ |
| Timing |  |  |  |  |  |  |
| On-Time | $\mathrm{t}_{\mathrm{ON}}$ | Continuous mode operation $\mathrm{V}_{\mathrm{IN}}=15 \mathrm{~V}$, $\mathrm{V}_{\mathrm{OUT}}=5 \mathrm{~V}, \mathrm{R}_{\mathrm{ton}}=300 \mathrm{k} \Omega$ | 2386 | 2650 | 2915 | ns |
| Minimum On-Time ${ }^{\text {b }}$ | $\mathrm{t}_{\mathrm{ON}}$ | $25^{\circ} \mathrm{C}$ bench testing |  | 80 |  |  |
| Minimum Off-Time ${ }^{\text {b }}$ | $\mathrm{t}_{\text {OFF }}$ | $25^{\circ} \mathrm{C}$ bench testing |  | 320 |  |  |
| Soft Start |  |  |  |  |  |  |
| Soft Start Current ${ }^{\text {b }}$ | $\mathrm{I}_{\text {SS }}$ | $\mathrm{I}_{\text {OUT }}=\mathrm{I}_{\text {LIM }} / 2,25^{\circ} \mathrm{C}$ bench testing |  | 2.75 |  | $\mu \mathrm{A}$ |
| Analog Inputs/Outputs |  |  |  |  |  |  |
| $\mathrm{V}_{\text {OUT }}$ Input Resistance | $\mathrm{R}_{\mathrm{O}-\mathrm{IN}}$ |  |  | 500 |  | k $\Omega$ |
| Current Sense |  |  |  |  |  |  |
| Zero-Crossing Detector Threshold Voltage | $\mathrm{V}_{\text {Sense-th }}$ | LX-P ${ }_{\text {GND }}$ | -3.5 | 0.5 | + 3.5 | mV |
| Power Good |  |  |  |  |  |  |
| Power Good Threshold Voltage | PG_V ${ }_{\text {TH_UPPER }}$ | $\mathrm{V}_{\text {FB }}>$ internal reference 750 mV |  | + 20 |  | \% |
| Power Good Threshold Voltage | PG_V $\mathrm{V}_{\text {TH_L }}$ LOWER | $\mathrm{V}_{\mathrm{FB}}$ < internal reference 750 mV |  | -10 |  |  |
| Start-Up Delay Time | PG_T ${ }_{\text {d }}$ | $\mathrm{C}_{\text {ss }}=10 \mathrm{nF}$ |  | 12 |  | ms |
| Fault (noise-immunity) Delay Time ${ }^{\text {b }}$ | PG_ICC | $\mathrm{V}_{\mathrm{EN}}=0 \mathrm{~V}, 25^{\circ} \mathrm{C}$ bench testing |  | 5 |  | $\mu \mathrm{s}$ |
| Power Good Leakage Current | PG_ILK | $\mathrm{V}_{\mathrm{EN}}=0 \mathrm{~V}$ |  |  | 1 | $\mu \mathrm{A}$ |
| Power Good On-Resistance | PG_R ${ }_{\text {DS-ON }}$ | $\mathrm{V}_{\mathrm{EN}}=0 \mathrm{~V}$ |  | 10 |  | $\Omega$ |

## ELECTRICAL SPECIFICATIONS

| Parameter | Symbol | Test Conditions Unless Specified $\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ for typ., $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ for min. and max., $\mathrm{T}_{\mathrm{J}}=<125^{\circ} \mathrm{C}$ | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Fault Protection |  |  |  |  |  |  |
| ILIM Source Current | ILIM |  |  | 8 |  | $\mu \mathrm{A}$ |
| Valley Current Limit |  | $\mathrm{R}_{\mathrm{ILIM}}=6 \mathrm{k} \Omega, \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V} \text {, }$ <br> $25^{\circ} \mathrm{C}$ bench testing | 4.5 | 6 | 7.2 | A |
| Output Under-Voltage Fault | V ${ }_{\text {OUV_Fault }}$ | $\mathrm{V}_{\mathrm{FB}}$ with respect to Internal 500 mV reference, 8 consecutive clocks |  | -25 |  | \% |
| Smart Power-Save Protection <br> Threshold Voltage ${ }^{\text {b }}$ | PSAVE_VTH | $\mathrm{V}_{\mathrm{FB}}$ with respect to internal 500 mV reference, $25^{\circ} \mathrm{C}$ bench testing |  | + 10 |  | \% |
| Over-Voltage Protection Threshold |  | $\mathrm{V}_{\mathrm{FB}}$ with respect to internal 500 mV reference |  | + 20 |  |  |
| Over-Voltage Fault Delay ${ }^{\text {b }}$ | tov-Delay | $25^{\circ} \mathrm{C}$ bench testing |  | 5 |  | $\mu \mathrm{s}$ |
| Over Temperature Shutdown ${ }^{\text {b }}$ | $\mathrm{T}_{\text {Shut }}$ | $10^{\circ} \mathrm{C}$ hysteresis, $25^{\circ} \mathrm{C}$ bench testing |  | 150 |  | ${ }^{\circ} \mathrm{C}$ |
| Logic Inputs/Outputs |  |  |  |  |  |  |
| Logic Input High Voltage | $\mathrm{V}_{\text {IH }}$ | EN, ENL, PSV | 1 |  |  | V |
| Logic Input Low Voltage | $\mathrm{V}_{\mathrm{IL}}$ |  |  |  | 0.4 |  |
| EN/PSV Input Bias Current | $\mathrm{I}_{\text {EN }}$ | $\mathrm{EN} / \mathrm{PSV}=\mathrm{V}_{\mathrm{DD}}$ or $\mathrm{A}_{\mathrm{GND}}$ | -10 |  | +10 | $\mu \mathrm{A}$ |
| ENL Input Bias Current | $\mathrm{I}_{\text {ENL }}$ | $\mathrm{V}_{\text {IN }}=28 \mathrm{~V}$ |  | 11 | 18 |  |
| FBL, FB Input Bias Current | FBL_ILK | $\mathrm{FBL}, \mathrm{FB}=\mathrm{V}_{\mathrm{DD}}$ or $\mathrm{A}_{\mathrm{GND}}$ | -1 |  | +1 |  |
| Linear Dropout Regulator |  |  |  |  |  |  |
| FBL Accuracy | FBL ${ }_{\text {ACC }}$ | $\mathrm{V}_{\text {LDO }}$ load $=10 \mathrm{~mA}$ | 0.735 | 0.750 | 0.765 | V |
| LDO Current Limit | LDO_IIM | Start-up and foldback, $\mathrm{V}_{\text {IN }}=12 \mathrm{~V}$ |  | 115 |  | mA |
|  |  | Operating current limit, $\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}$ | 134 | 200 |  |  |
| $\mathrm{V}_{\text {LDO }}$ to $\mathrm{V}_{\text {OUT }}$ Switch-Over Threshold $^{\text {c }}$ | $\mathrm{V}_{\text {LDO-BPS }}$ |  | -130 |  | + 130 | mV |
| $\mathrm{V}_{\text {LDO }}$ to $\mathrm{V}_{\text {OUT }}$ Non-Switch-Over Threshold ${ }^{\text {c }}$ | $\mathrm{V}_{\text {LDO-NBPS }}$ |  | -500 |  | + 500 |  |
| $\mathrm{V}_{\text {LDO }}$ to $\mathrm{V}_{\text {OUT }}$ Switch-Over Resistance | $\mathrm{R}_{\text {LDO }}$ | $\mathrm{V}_{\text {OUT }}=5 \mathrm{~V}$ |  | 2 |  | $\Omega$ |
| LDO Drop Out Voltage ${ }^{\text {d }}$ |  | $\begin{gathered} \text { From } \mathrm{V}_{\mathrm{II}} \text { to } \mathrm{V}_{\mathrm{VLDO}}, \mathrm{~V}_{\mathrm{VLDO}}=+5 \mathrm{~V}, \\ \mathrm{I}_{\mathrm{VLDO}}=100 \mathrm{~mA} \end{gathered}$ |  | 1.2 |  | V |

## Notes

a. $\mathrm{V}_{\text {IN UVLO }}$ is programmable using a resistor divider from $\mathrm{V}_{I N}$ to $E N L$ to $\mathrm{A}_{\mathrm{GND}}$. The ENL voltage is compared to an internal reference.
b. Guaranteed by design.
c. The switch-over threshold is the maximum voltage diff erential between the $\mathrm{V}_{\text {LDO }}$ and $\mathrm{V}_{\text {OUT }}$ pins which ensures that $\mathrm{V}_{\text {LDO }}$ will internally switch-over to $\mathrm{V}_{\text {OUT }}$. The non-switch-over threshold is the minimum voltage diff erential between the $\mathrm{V}_{\text {LDO }}$ and $\mathrm{V}_{\text {OUT }}$ pins which ensures that $\mathrm{V}_{\text {LDO }}$ will not switch-over to $\mathrm{V}_{\text {OUT }}$.
d. The LDO drop out voltage is the voltage at which the LDO output drops $2 \%$ below the nominal regulation point.

## ELECTRICAL CHARACTERISTICS



$\mathrm{V}_{\text {OUt }}$ vs. I IUT (in Continuous Conduction Mode)

$\mathrm{V}_{\text {OUT }}$ vs. $\mathrm{V}_{\text {IN }}$ at $\mathrm{I}_{\text {OUT }}=0 \mathrm{~A}$
(in Continuous Conduction Mode, FSW = 500 kHz )


Efficiency vs. Iout (in Power-Save-Mode)

$\mathrm{V}_{\text {OUt }}$ vs. IOUT (in Power-Save-Mode)

$\mathrm{V}_{\text {OUT }}$ vs. $\mathrm{V}_{\text {IN }}$ at $\mathrm{I}_{\text {OUT }}=6 \mathrm{~A}$
(in Continuous Conduction Mode, FSW = 500 kHz )

## ELECTRICAL CHARACTERISTICS



## ELECTRICAL CHARACTERISTICS


$\mathrm{V}_{\text {OUT }}$ Ripple in Power Save Mode (No Load)

$$
\left(\mathrm{V}_{\text {IN }}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{OUT}}=1 \mathrm{~V}\right)
$$



Transient Response in Continuous Conduction Mode ( 6 A to 0.2 A )
$\left(\mathrm{V}_{\text {IN }}=12 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=1 \mathrm{~V}, \mathrm{FSW}=500 \mathrm{kHz}\right)$


Transient Response in Power Save Mode
( 6 A to 0.2 A )
$\left(\mathrm{V}_{\text {IN }}=12 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=1 \mathrm{~V}, \mathrm{FSW}=500 \mathrm{kHz}\right.$ at 6 A$)$

$\mathrm{V}_{\text {Out }}$ Ripple in Continuous Conduction Mode (No Load)
$\left(\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=1 \mathrm{~V}, \mathrm{FSW}=500 \mathrm{kHz}\right)$


Transient Response in Continuous Conduction Mode
( 0.2 A to 6 A)
$\left(\mathrm{V}_{\text {IN }}=12 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=1 \mathrm{~V}, \mathrm{FSW}=500 \mathrm{kHz}\right)$


Transient Response in Power Save Mode
( 0.2 A to 6 A)
$\left(\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=1 \mathrm{~V}, \mathrm{FSW}=500 \mathrm{kHz}\right.$ at 6 A$)$

## ELECTRICAL CHARACTERISTICS



Time: $10 \mathrm{~ms} / \mathrm{div}$ Start-up with $\mathrm{V}_{\text {IN }}$ Ramping up $\left(\mathrm{V}_{\text {IN }}=12 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=1 \mathrm{~V}, \mathrm{FSW}=500 \mathrm{kHz}\right)$


Time: $10 \mathrm{~ms} /$ div
Over-Current Protection
$\left(\mathrm{V}_{\text {IN }}=12 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=1 \mathrm{~V}, \mathrm{FSW}=500 \mathrm{kHz}\right)$


Efficiency with $12 \mathrm{~V}_{\text {IN }}, 5 \mathrm{~V}_{\mathrm{OUT}}, 300 \mathrm{kHz}$

## APPLICATIONS INFORMATION

## SiC403 Synchronous Buck Converter

The SiC403 is a step down synchronous buck DC/DC converter with integrated power FETs and programmable LDO. The SiC403 is capable of 6 A operation at very high efficiency in a tiny $5 \mathrm{~mm} \times 5 \mathrm{~mm}-32$ pin package. The programmable operating frequency range of 200 kHz to 1 MHz , enables the user to optimize the solution for minimum board space and optimum efficiency.
The buck controller employs pseudo-fixed frequency adaptive on-time control. This control scheme allows fast transient response thereby lowering the size of the power components used in the system.

## Input Voltage Range

The SiC403 requires two input supplies for normal operation: $\mathrm{V}_{I N}$ and $\mathrm{V}_{\mathrm{DD}}$. $\mathrm{V}_{\text {IN }}$ operates over the wide range from 3 V to $28 \mathrm{~V} . \mathrm{V}_{\mathrm{DD}}$ requires a supply voltage between 3 V to 5 V that can be an external source or the internal LDO configured from $\mathrm{V}_{\mathrm{IN}}$.

## Power Up Sequence

The SIC403 initiates a start up when $\mathrm{V}_{I N}, \mathrm{~V}_{\mathrm{DD}}$, and EN/PSV pins are above the applicable thresholds. When using an external bias supply for the $V_{D D}$ voltage, it is recommended that the $\mathrm{V}_{\mathrm{DD}}$ is applied to the device only after the $\mathrm{V}_{\text {IN }}$ voltage is present because $V_{D D}$ cannot exceed $V_{I N}$ at any time. A 10 resistor must be placed between the external $V_{D D}$ supply and the $\mathrm{V}_{\mathrm{DD}}$ pin to avoid damage to the device during power-up and or shutdown situations where $\mathrm{V}_{\mathrm{DD}}$ could exceed $\mathrm{V}_{\mathrm{IN}}$ unexpectedly.

## Shut-Down

The SIC403 can be shut-down by pulling either $\mathrm{V}_{\mathrm{DD}}$ or EN/PSV pin below its threshold. When using an external supply voltage for $V_{D D}$, the $V_{D D}$ pin must be deactivated while the $\mathrm{V}_{\mathbb{I N}}$ voltage is still present. A 10 resistor must be placed between the external $\mathrm{V}_{\mathrm{DD}}$ supply and the $\mathrm{V}_{\mathrm{DD}}$ pin to avoid damage to the device.
When the $\mathrm{V}_{\mathrm{DD}}$ pin is active and EN/PSV is at low logic level, the output voltage discharges through an internal FET.

## Pseudo-Fixed Frequency Adaptive On-Time Control

The PWM control method used for the SiC 403 is pseudo-fixed frequency, adaptive on-time, as shown in figure 1. The ripple voltage generated at the output capacitor ESR is used as a PWM ramp signal. This ripple is used to trigger the on-time of the controller.
The adaptive on-time is determined by an internal oneshot timer. When the one-shot is triggered by the output ripple, the device sends a single on-time pulse to the highside MOSFET. The pulse period is determined by $\mathrm{V}_{\text {OUT }}$ and $\mathrm{V}_{\text {IN }}$; the period is proportional to output voltage and inversely proportional to input voltage. With this adaptive on-time arrangement, the device automatically anticipates the on-time needed to regulate $\mathrm{V}_{\text {OUT }}$ for the present $\mathrm{V}_{\text {IN }}$ condition and at the selected frequency.


Figure 1 - Output Ripple and PWM Control Method
The adaptive on-time control has significant advantages over traditional control methods used in the controllers today.

- Reduced component count by eliminating DCR sense or current sense resistor as no need of a sensing inductor current.
- Reduced saves external components used for compensation by eliminating the no error amplifier and other components.
- Ultra fast transient response because of fast loop, absence of error amplifier speeds up the transient response.
- Predictable frequency spread because of constant on-time architecture.
- Fast transient response enables operation with minimum output capacitance
Overall, superior performance compared to fixed frequency architectures.


## On-Time One-Shot Generator ( $\mathrm{t}_{\mathrm{ON}}$ ) and Operating Frequency

The SiC403 have an internal on-time one-shot generator which is a comparator that has two inputs. The FB Comparator output goes high when $\mathrm{V}_{\mathrm{FB}}$ is less than the internal 750 mV reference. This feeds into the gate drive and turns on the high-side MOSFET, and also starts the one-shot timer. The one-shot timer uses an internal comparator and a capacitor. One comparator input is connected to $\mathrm{V}_{\text {OUT }}$, the other input is connected to the capacitor. When the on-time begins, the internal capacitor charges from zero volts through a current which is proportional to $\mathrm{V}_{\mathrm{IN}}$. When the capacitor voltage reaches $\mathrm{V}_{\text {OUT }}$, the on-time is completed and the high-side MOSFET turns off. The figure 2 shows the on-chip implementation of on-time generation.


Figure 2 - On-Time Generation
This method automatically produces an on-time that is proportional to $\mathrm{V}_{\text {OUT }}$ and inversely proportional to $\mathrm{V}_{\text {IN }}$.

Under steady-state conditions, the switching frequency can be determined from the on-time by the following equation.

$$
f_{\mathrm{sw}}=\frac{\mathrm{V}_{\mathrm{OUT}}}{\text { toN } \times \mathrm{V}_{\mathrm{IN}}}
$$

The SiC403 uses an external resistor to set the ontime which indirectly sets the frequency. The on-time can be programmed to provide operating frequency from 200 kHz to 1 MHz using a resistor between the $\mathrm{t}_{\mathrm{ON}}$ pin and ground. The resistor value is selected by the following equation.

$$
R_{\text {ton }}=\frac{(\text { ton }-10 \mathrm{~ns}) \times \mathrm{V}_{\text {IN }}}{25 \mathrm{pF} \times \mathrm{V}_{\text {OUT }}}
$$

The maximum $\mathrm{R}_{\mathrm{tON}}$ value allowed is shown by the following equation.

$$
\mathrm{R}_{\text {ton_MAX }}=\frac{\mathrm{V}_{\text {IN_MIN }}}{15 \mu \mathrm{~A}}
$$

## $\mathrm{V}_{\text {OUT }}$ Voltage Selection

The switcher output voltage is regulated by comparing $\mathrm{V}_{\text {OUT }}$ as seen through a resistor divider at the FB pin to the internal 750 mV reference voltage, see figure 3.


Figure 3-Output Voltage Selection
As the control method regulates the valley of the output ripple voltage, the DC output voltage $\mathrm{V}_{\text {OUT }}$ is off set by the output ripple according to the following equation.

$$
\mathrm{V}_{\mathrm{OUT}}=0.75 \times\left(1+\frac{\mathrm{R}_{1}}{\mathrm{R}_{2}}\right)+\left(\frac{\mathrm{V}_{\mathrm{RIPPLE}}}{2}\right)
$$

When a large capacitor is placed in parallel with R 1 ( $\mathrm{C}_{\mathrm{TOP}}$ ) $\mathrm{V}_{\text {OUT }}$ is shown by the following equation.

$$
\mathrm{V}_{\text {OUT }}=0.75 \times\left(1+\frac{\mathrm{R}_{1}}{\mathrm{R}_{2}}\right)+\left(\frac{\mathrm{V}_{\text {RIPPLE }}}{2}\right) \times \sqrt{\frac{1+\left(\mathrm{R}_{1} \omega \mathrm{C}_{\text {TOP }}\right)^{2}}{1+\left(\frac{\mathrm{R}_{2} \times \mathrm{R}_{1}}{\mathrm{R}_{2}+\mathrm{R}_{1}} \omega \mathrm{C}_{\text {TOP }}\right)^{2}}}
$$

## Enable and Power-Save Inputs

The EN/PSV and ENL inputs are used to enable or disable the switching regulator and the LDO.
When EN/PSV is low (grounded), the switching regulator is off and in its lowest power state. When off, the output of the switching regulator soft-discharges the output into a $15 \Omega$ internal resistor via the $\mathrm{V}_{\text {OUT }}$ pin.
When EN/PSV is allowed to float, the pin voltage will float to 1.5 V . The switching regulator turns on with power-save disabled and all switching is in forced continuous mode.
When EN/PSV is high (above 2 V ), the switching regulator turns on with ultra-sonic power-save enabled. The SiC403 ultra-sonic power-save operation maintains a minimum switching frequency of 25 kHz , for applications with stringent audio requirements.
The ENL input is used to control the internal LDO. This input serves a second function by acting as a $\mathrm{V}_{\text {IN }}$ UVLO sensor for the switching regulator.
The LDO is off when ENL is low (grounded). When ENL is a logic high but below the $\mathrm{V}_{\mathrm{IN}}$ UVLo threshold ( 2.6 V typical), then the LDO is on and the switcher is off. When ENL is above the $\mathrm{V}_{\text {IN }}$ UVLO threshold, the LDO is enabled and the switcher is also enabled if the EN/PSV pin is not grounded.

## Forced Continuous Mode Operation

The SiC403 operates the switcher in Forced Continuous Mode (FCM) by floating the EN/PSV pin (see figure 4). In this mode one of the power MOSFETs is always on, with no intentional dead time other than to avoid cross-conduction. This feature results in uniform frequency across the full load range with the trade-off being poor efficiency at light loads due to the high-frequency switching of the MOSFETs.


Figure 4 - Forced Continuous Mode Operation

## Ultrasonic Power-Save Operation

The SiC403 provides ultra-sonic power-save operation at light loads, with the minimum operating frequency fixed at 25 kHz . This is accomplished using an internal timer that monitors the time between consecutive high-side gate pulses.
If the time exceeds $40 \mu \mathrm{~s}$, DL drives high to turn the low-side MOSFET on. This draws current from $\mathrm{V}_{\text {OUT }}$ through the inductor, forcing both $\mathrm{V}_{\mathrm{OUT}}$ and $\mathrm{V}_{\mathrm{FB}}$ to fall. When $\mathrm{V}_{\mathrm{FB}}$ drops to the 750 mV threshold, the next DH on-time is triggered.
After the on-time is completed the high-side MOSFET is turned off and the low-side MOSFET turns on, the low-side MOSFET remains on until the inductor current ramps down to zero, at which point the low-side MOSFET is turned off.


Figure 5 - Ultrasonic power-save Operation
Because the on-times are forced to occur at intervals no greater than $40 \mu \mathrm{~s}$, the frequency will not fall below $\sim 25 \mathrm{kHz}$. Figure 5 shows ultra-sonic power-save operation.

## Benefits of Ultrasonic Power-Save

Having a fixed minimum frequency in power-save has some significant advantages as below:

- The minimum frequency of 25 kHz is outside the audible range of human ear. This makes the operation of the SiC 403 very quiet.
- The output voltage ripple seen in power-save mode is significant lower than conventional power-save, which improves efficiency at light loads.
- Lower ripple in power-save also makes the power component selection easier.


Figure 6 - Ultrasonic Power-Save Operation Mode
Figure 6 shows the behavior under power-save and continuous conduction mode at light loads.

## Smart Power-Save Protection

Active loads may leak current from a higher voltage into the switcher output. Under light load conditions with power-save-power-save enabled, this can force $\mathrm{V}_{\text {OUT }}$ to slowly rise and reach the over-voltage threshold, resulting in a hard shutdown. Smart power-save prevents this condition. When the FB voltage exceeds $10 \%$ above nominal (exceeds 825 mV ), the device immediately disables power-save, and DL drives high to turn on the low-side MOSFET. This draws current from $\mathrm{V}_{\text {OUT }}$ through the inductor and causes $\mathrm{V}_{\text {OUT }}$ to fall. When $\mathrm{V}_{\mathrm{FB}}$ drops back to the 750 mV trip point, a normal $\mathrm{t}_{\mathrm{ON}}$ switching cycle begins.
This method prevents a hard OVP shutdown and also cycles energy from $\mathrm{V}_{\text {OUT }}$ back to $\mathrm{V}_{\text {IN }}$. It also minimizes operating power by avoiding forced conduction mode operation. Figure 7 shows typical waveforms for the smart power-save feature.


Figure 7 - Smart Power-Save

## Current Limit Protection

The SiC 403 features programmable current limit capability, which is accomplished by using the $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ of the lower

MOSFET for current sensing. The current limit is set by $R_{\text {ILIM }}$ resistor. The $R_{\text {ILIM }}$ resistor connects from the $\mathrm{I}_{\mathrm{LIM}}$ pin to the LX pin which is also the drain of the low-side MOSFET.
When the low-side MOSFET is on, an internal $\sim 10 \mu \mathrm{~A}$ current flows from the $\mathrm{I}_{\text {LIM }}$ pin and the $\mathrm{R}_{\text {ILIM }}$ resistor, creating a voltage drop across the resistor. While the low-side MOSFET is on, the inductor current flows through it and creates a voltage across the $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$. The voltage across the MOSFET is negative with respect to ground.
If this MOSFET voltage drop exceeds the voltage across $R_{\text {ILIM }}$, the voltage at the $\mathrm{I}_{\text {LIM }}$ pin will be negative and current limit will activate. The current limit then keeps the low-side MOSFET on and will not allow another high-side on-time, until the current in the low-side MOSFET reduces enough to bring the $\mathrm{I}_{\text {LIM }}$ voltage back up to zero. This method regulates the inductor valley current at the level shown by $\mathrm{I}_{\text {LIM }}$ in figure 8.


Figure 8 - Valley Current Limit
Setting the valley current limit to 6 A results in a 6 A peak inductor current plus peak ripple current. In this situation, the average (load) current through the inductor is 6 A plus one-half the peak-to-peak ripple current.

The internal $10 \mu \mathrm{~A}$ current source is temperature compensated at 4100 ppm in order to provide tracking with the $R_{D S(O N)}$. The $R_{\text {ILIM }}$ value is calculated by the following equation.
$\mathrm{R}_{\text {ILIM }}=1176 \times \mathrm{I}_{\text {LIM }} \times\left[0.088 \times\left(5 \mathrm{~V}-\mathrm{V}_{\mathrm{DD}}\right)+1\right]$
where $\mathrm{I}_{\text {LIM }}$ is in A .
When selecting a value for RILIM do not exceed the absolute maximum voltage value for the ILIM pin.

Note that because the low-side MOSFET with low $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ is used for current sensing, the PCB layout, solder connections, and PCB connection to the LX node must be done carefully to obtain good results. Refer to the layout guidelines for information.

## Soft-Start of PWM Regulator

SiC403 has a programmable soft-start time that is controlled by an external capacitor at the SS pin. After the controller meets both UVLO and EN/PSV thresholds, the controller has an internal current source of $2.75 \mu \mathrm{~A}$ flowing through the SS pin to charge the capacitor. During the start up process, $50 \%$ of the voltage at the SS pin is used as the reference for the FB comparator. The PWM comparator issues an on-time
pulse when the voltage at the FB pin is less than $50 \%$ of the SS pin. As result, the output voltage follows the SS start voltage. The output voltage reaches and maintains regulation when the soft start voltage is $>1.5 \mathrm{~V}$. The time between the first LX pulse and when $\mathrm{V}_{\text {OUT }}$ meets regulation is the soft start time ( $\mathrm{t}_{\mathrm{SS}}$ ). The calculation for the soft-start time is shown by the following equation:

$$
\mathrm{t}_{\mathrm{sS}}=\mathrm{C}_{\mathrm{SS}} \times \frac{1.5 \mathrm{~V}}{2.75 \mu \mathrm{~A}}
$$

## Power Good Output

The power good ( $\mathrm{P}_{\mathrm{GOOD}}$ ) output is an open-drain output which requires a pull-up resistor. When the output voltage is $10 \%$ below the nominal voltage, $\mathrm{P}_{\mathrm{GOOD}}$ is pulled low. It is held low until the output voltage returns above - $8 \%$ of nominal. $\mathrm{P}_{\text {GOOD }}$ is held low during start-up and will not be allowed to transition high until soft-start is completed (when $\mathrm{V}_{\mathrm{FB}}$ reaches 750 mV ) and typically 2 ms has passed.
$\mathrm{P}_{\mathrm{GOOD}}$ will transition low if the $\mathrm{V}_{\mathrm{FB}}$ pin exceeds $+20 \%$ of nominal, which is also the over-voltage shutdown threshold $(900 \mathrm{mV}) . \mathrm{P}_{\mathrm{GOOD}}$ also pulls low if the EN/PSV pin is low when $V_{D D}$ is present.

## Output Over-Voltage Protection

Over-voltage protection becomes active as soon as the device is enabled. The threshold is set at $750 \mathrm{mV}+20 \%$ $(900 \mathrm{mV})$. When $\mathrm{V}_{\mathrm{FB}}$ exceeds the OVP threshold, DL latches high and the low-side MOSFET is turned on. DL remains high and the controller remains off, until the EN/PSV input is toggled or $\mathrm{V}_{\mathrm{DD}}$ is cycled. There is a $5 \mu \mathrm{~s}$ delay built into the OVP detector to prevent false transitions. $\mathrm{P}_{\text {GOOD }}$ is also low after an OVP event.

## Output Under-Voltage Protection

When $\mathrm{V}_{\mathrm{FB}}$ falls 25 \% below its nominal voltage (falls to 562.5 mV ) for eight consecutive clock cycles, the switcher is shut off and the DH and DL drives are pulled low to tristate the MOSFETs. The controller stays off until EN/PSV is toggled or $V_{D D}$ is cycled.

## $V_{D D}$ UVLO, and POR

Under-voltage lock-out (UVLO) circuitry inhibits switching and tri-states the $\mathrm{DH} / \mathrm{DL}$ drivers until $\mathrm{V}_{\mathrm{DD}}$ rises above 3 V .
An internal Power-On Reset (POR) occurs when $V_{D D}$ exceeds 3 V , which resets the fault latch and soft-start counter to prepare for soft-start. The SiC403 then begins a soft-start cycle. The PWM will shut off if $\mathrm{V}_{\mathrm{DD}}$ falls below 2.4 V.

## LDO Regulator

SIC403 has an option to bias the switcher by using an internal LDO from $\mathrm{V}_{\mathrm{IN}}$. The LDO output is connected to $\mathrm{V}_{\mathrm{DD}}$ internally. The output of the LDO is programmable by using external resistors from the $\mathrm{V}_{\mathrm{DD}}$ pin to $\mathrm{A}_{\mathrm{GND}}$. The feedback pin (FBL) for the LDO is regulated to 750 mV (see figure 9).


Figure 9 - LDO Voltage Divider
The LDO output voltage is set by the following equation.

$$
V_{\mathrm{LDO}}=750 \mathrm{mV} \times\left(1+\frac{\mathrm{R}_{\mathrm{LDO} 1}}{\mathrm{R}_{\mathrm{LDO} 2}}\right)
$$

A minimum $0.1 \mu \mathrm{~F}$ capacitor referenced to $\mathrm{A}_{\mathrm{GND}}$ is equired along with a minimum $1 \mu \mathrm{~F}$ capacitor referenced to $\mathrm{P}_{\mathrm{GND}}$ to filter the gate drive pulses. Refer to the layout guidelines section for component placement suggestions.

## LDO ENL Functions

The ENL input is used to control the internal LDO. When ENL is low (grounded), the LDO is off. When ENL is above the $\mathrm{V}_{\text {IN }}$ UVLO threshold, the LDO is enabled and the switcher is also enabled if EN/PSV and $V_{D D}$ meet the thresholds.
The ENL pin also acts as the switcher UVLO (undervoltage lockout) for the $\mathrm{V}_{\mathrm{IN}}$ supply. The $\mathrm{V}_{\mathrm{IN}}$ UVLO voltage is programmable via a resistor divider at the $\mathrm{V}_{\mathrm{IN}}$, ENL and $A_{G N D}$ pins.
If the ENL pin transitions from high to low within 2 switching cycles and is less than 1 V , then the LDO will turn off but the switcher remains on. If the ENL goes below the $\mathrm{V}_{\mathrm{IN}}$ UVLO threshold and stays above 1 V , then the switcher will turn off but the LDO remains on. The $\mathrm{V}_{\text {IN }}$ UVLO function has a typical threshold of 2.6 V on the $\mathrm{V}_{\mathrm{IN}}$ rising edge. The falling edge threshold is 2.4 V .
Note that it is possible to operate the switcher with the LDO disabled, but the ENL pin must be below the logic low threshold ( 0.4 V max.). In this case, the UVLO function for the input voltage cannot be used. The table below summarizes the function of the ENL and EN pins, with respect to the rising edge of ENL.

| EN | ENL | LDO <br> Status | Switcher <br> Status |
| :---: | :---: | :---: | :---: |
| Low | Low, <0.4 V | Off | Off |
| High | Low, < 0.4 V | Off | On |
| Low | High, <2.6 V | On | Off |
| High | High, <2.6 V | On | Off |
| Low | High, >2.6 V | On | Off |
| High | High, >2.6 V | On | On |

Figure 10 shows the ENL voltage thresholds and their effect on LDO and switcher operation.


Figure 10 - ENL Threshold
Before start-up, the LDO checks the status of the following signals to ensure proper operation can be maintained.

- ENL pin
- $\mathrm{V}_{\text {IN }}$ input voltage

When the ENL pin is high and $\mathrm{V}_{\mathrm{IN}}$ is above the UVLO point, the LDO will begin start-up. During the initial phase, when the $\mathrm{V}_{\mathrm{DD}}$ voltage (which is the LDO output voltage) is less than 0.75 V , the LDO initiates a current-limited start-up (typically 65 mA ) to charge the output capacitors while protecting from a short circuit event. When $\mathrm{V}_{\mathrm{DD}}$ is greater than 0.75 V but still less than $90 \%$ of its final value (as sensed at the FBL pin), the LDO current limit is increased to $\sim 115 \mathrm{~mA}$. When $\mathrm{V}_{\mathrm{DD}}$ has reached $90 \%$ of the final value (as sensed at the FBL pin), the LDO current limit is increased to $\sim 200 \mathrm{~mA}$ and the LDO output is quickly driven to the nominal value by the internal LDO regulator. It is recommended that during LDO start-up to hold the PWM switching off until the LDO has reached $90 \%$ of the final value. This prevents overloading the current-limited LDO output during the LDO start-up. Due to the initial current limitations on the LDO during power up (figure 11), any external load attached to the $\mathrm{V}_{\mathrm{DD}}$ pin must be limited to 20 mA before the LDO has reached $90 \%$ of it final regulation value.


Figure 11 - LDO Start-Up

## LDO Switchover Function

The SiC403 includes a switch-over function for the LDO. The switch-over function is designed to increase efficiency by using the more efficient DC/DC converter to power the LDO output, avoiding the less efficient LDO regulator when possible. The switch-over function connects the $\mathrm{V}_{\text {LDO }}$ pin directly to the $\mathrm{V}_{\text {OUt }}$ pin using an internal switch. When the switch-over is complete the LDO is turned off, which results
in a power savings and maximizes efficiency. If the LDO output is used to bias the SiC 403 , then after switch-over the device is self-powered from the switching regulator with the LDO turned off.
The switch-over logic waits for 32 switching cycles before it starts the switch-over. There are two methods that determine the switch-over of $\mathrm{V}_{\text {LDO }}$ to $\mathrm{V}_{\text {OUT }}$.
In the first method, the LDO is already in regulation and the DC/DC converter is later enabled. As soon as the $\mathrm{P}_{\text {GOOD }}$ output goes high, the 32 cycles are started. The voltages at the $\mathrm{V}_{\text {LDO }}$ and $\mathrm{V}_{\text {OUT }}$ pins are then compared; if the two voltages are within $\pm 300 \mathrm{mV}$ of each other, the $\mathrm{V}_{\text {LDO }}$ pin connects to the $\mathrm{V}_{\text {OUT }}$ pin using an internal switch, and the LDO is turned off.
In the second method, the DC/DC converter is already running and the LDO is enabled. In this case the 32 cycles are started as soon as the LDO reaches $90 \%$ of its final value. At this time, the $\mathrm{V}_{\text {LDO }}$ and $\mathrm{V}_{\text {OUT }}$ pins are compared, and if within $\pm 300 \mathrm{mV}$ the switch-over occurs and the LDO is turned off.

## Benefits of having a switchover circuit

The switchover function is designed to get maximum efficiency out of the DC/DC converter. The efficiency for an LDO is very low especially for high input voltages. Using the switchover function we tie any rails connected to $\mathrm{V}_{\text {LDO }}$ through a switch directly to VOUT. Once switchover is complete LDO is turned off which saves power. This gives us the maximum efficiency out of the SiC 403 .
If the LDO output is used to bias the SiC 403 , then after switchover the $\mathrm{V}_{\text {OUT }}$ self biases the SiC 403 and operates in self-powered mode.
Steps to follow when using the on chip LDO to bias the SiC403:

- Always tie the $\mathrm{V}_{\mathrm{DD}}$ to $\mathrm{V}_{\mathrm{LDO}}$ before enabling the LDO
- Enable the LDO before enabling the switcher
- LDO has a current limit of 40 mA at start-up, so do not connect any load between $\mathrm{V}_{\text {LDO }}$ and ground
- The current limit for the LDO goes up to 200 mA once the $V_{\text {LDO }}$ reaches $90 \%$ of its final values and can easily supply the required bias current to the IC.


## Switch-over Limitations on $\mathrm{V}_{\text {OUT }}$ and $\mathrm{V}_{\text {LDO }}$

Because the internal switch-over circuit always compares the $\mathrm{V}_{\text {OUT }}$ and $\mathrm{V}_{\text {LDO }}$ pins at start-up, there are limitations on permissible combinations of $\mathrm{V}_{\text {OUT }}$ and $\mathrm{V}_{\text {LDO }}$. Consider the case where $\mathrm{V}_{\text {OUT }}$ is programmed to 1.5 V and $\mathrm{V}_{\text {LDO }}$ is programmed to 1.8 V . After start-up, the device would connect $\mathrm{V}_{\text {OUT }}$ to $\mathrm{V}_{\text {LDO }}$ and disable the LDO, since the two voltages are within the $\pm 300 \mathrm{mV}$ switch-over window. To avoid unwanted switch-over, the minimum difference between the voltages for $\mathrm{V}_{\text {OUT }}$ and $\mathrm{V}_{\text {LDO }}$ should be $\pm 500 \mathrm{mV}$.

It is not recommended to use the switch-over feature for an output voltage less than 3 V since this does not provide sufficient voltage for the gate-source drive to the internal p-channel switch-over MOSFET.

## Switch-Over MOSFET Parasitic Diodes

The switch-over MOSFET contains parasitic diodes that are inherent to its construction, as shown in figure 12.


Figure 12- Switch-over MOSFET Parasitic Diodes
There are some important design rules that must be followed to prevent forward bias of these diodes. The following two conditions need to be satisfied in order for the parasitic diodes to stay off.

- $\mathrm{V}_{\mathrm{DD}} \geq \mathrm{V}_{\mathrm{LDO}}$
- $\mathrm{V}_{\text {DD }} \geq \mathrm{V}_{\text {OUT }}$

If either $\mathrm{V}_{\text {LDO }}$ or $\mathrm{V}_{\text {OUT }}$ is higher than $\mathrm{V}_{\mathrm{DD}}$, then the respective diode will turn on and the SiC 403 operating current will flow through this diode. This has the potential of damaging the device.

## ENL Pin and $V_{\text {IN }}$ UVLO

The ENL pin also acts as the switcher under-voltage lockout for the $\mathrm{V}_{\mathrm{IN}}$ supply. The $\mathrm{V}_{\mathrm{IN}}$ UVLO voltage is programmable via a resistor divider at the $\mathrm{V}_{I N}$, ENL and $A_{G N D}$ pins.
ENL is the enable/disable signal for the LDO. In order to implement the $\mathrm{V}_{\text {IN }}$ UVLO there is also a timing requirement that needs to be satisfied.
If the ENL pin transitions low within 2 switching cycles and is $<0.4 \mathrm{~V}$, then the LDO will turn off but the switcher remains on. If ENL goes below the $\mathrm{V}_{\mathrm{IN}}$ UVLO threshold and stays above 1 V , then the switcher will turn off but the LDO remains on.
The $\mathrm{V}_{\text {IN }}$ UVLO function has a typical threshold of 2.6 V on the $\mathrm{V}_{\text {IN }}$ rising edge. The falling edge threshold is 2.4 V .
Note that it is possible to operate the switcher with the LDO disabled, but the ENL pin must be below the logic low threshold ( 0.4 V maximum).

## ENL Logic Control of PWM Operation

When the ENL input is driven above 2.6 V , it is impossible to determine if the LDO output is going to be used to power the device or not. In self-powered operation where the LDO will power the device, it is necessary during the LDO start-up to hold the PWM switching off until the LDO has reached $90 \%$ of the final value. This is to prevent overloading the
current-limited LDO output during the LDO start-up. However, if the switcher was previously operating (with EN/ PSV high but ENL at ground, and $\mathrm{V}_{\mathrm{DD}}$ supplied externally), then it is undesirable to shut down the switcher.
To prevent this, when the ENL input is taken above 2.6 V (above the $\mathrm{V}_{\text {IN }}$ UVLO threshold), the internal logic checks the $\mathrm{P}_{\mathrm{GOOD}}$ signal. If $\mathrm{P}_{\mathrm{GOOD}}$ is high, then the switcher is already running and the LDO will run through the start-up cycle without affecting the switcher. If $\mathrm{P}_{\mathrm{GOOD}}$ is low, then the LDO will not allow any PWM switching until the LDO output has reached $90 \%$ of it's final value.

## On-Chip LDO Bias the SiC403

The following steps must be followed when using the onchip LDO to bias the device.

- Connect $\mathrm{V}_{\mathrm{DD}}$ to $\mathrm{V}_{\mathrm{LDO}}$ before enabling the LDO.
- The LDO has an initial current limit of 40 mA at start-up, therefore, do not connect any external load to $\mathrm{V}_{\text {LDO }}$ during start-up.
- When $\mathrm{V}_{\text {LDO }}$ reaches $90 \%$ of its final value, the LDO current limit increases to 200 mA . At this time the LDO may be used to supply the required bias current to the device.
Attempting to operate in self-powered mode in any other configuration can cause unpredictable results and may damage the device.


## Design Procedure

When designing a switch mode power supply, the input voltage range, load current, switching frequency, and inductor ripple current must be specified.
The maximum input voltage ( $\mathrm{V}_{\text {INMAX }}$ ) is the highest specified input voltage. The minimum input voltage ( $\mathrm{V}_{\text {INMIN }}$ ) is determined by the lowest input voltage after evaluating the voltage drops due to connectors, fuses, switches, and PCB traces.
The following parameters define the design:

- Nominal output voltage ( $\mathrm{V}_{\text {OUT }}$ )
- Static or DC output tolerance
- Transient response
- Maximum load current (lout)

There are two values of load current to evaluate - continuous load current and peak load current. Continuous load current relates to thermal stresses which drive the selection of the inductor and input capacitors. Peak load current determines instantaneous component stresses and filtering requirements such as inductor saturation, output capacitors, and design of the current limit circuit.
The following values are used in this design:

- $\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V} \pm 10 \%$
- $\mathrm{V}_{\text {OUT }}=1.05 \mathrm{~V} \pm 4 \%$
- $f_{S W}=250 \mathrm{kHz}$
- Load $=6$ A maximum


## Frequency Selection

Selection of the switching frequency requires making a trade-off between the size and cost of the external filter components (inductor and output capacitor) and the power conversion efficiency.
The desired switching frequency is 250 kHz which results from using component selected for optimum size and cost. A resistor ( $\mathrm{R}_{\mathrm{TON}}$ ) is used to program the on-time (indirectly setting the frequency) using the following equation.

$$
\mathrm{R}_{\mathrm{ton}}=\frac{\left(\mathrm{t}_{\mathrm{ON}}-10 \mathrm{~ns}\right) \times \mathrm{V}_{\mathrm{IN}}}{25 \mathrm{pF} \times \mathrm{V}_{\mathrm{OUT}}}
$$

To select $R_{\text {TON }}$, use the maximum value for $V_{I N}$, and for $t_{O N}$ use the value associated with maximum $\mathrm{V}_{\mathrm{IN}}$.

$$
\mathrm{t}_{\mathrm{ON}}=\frac{\mathrm{V}_{\text {OUT }}}{\mathrm{V}_{\text {INMAX. }} \mathrm{xf} \mathrm{fS}}
$$

$\mathrm{t}_{\mathrm{ON}}=318 \mathrm{~ns}$ at $13.2 \mathrm{~V}_{\mathrm{IN}}, 1.05 \mathrm{~V}_{\text {OUT }}, 250 \mathrm{kHz}$
Substituting for $\mathrm{R}_{\text {TON }}$ results in the following solution
$R_{\text {TON }}=154.9 \mathrm{k} \Omega$, use $\mathrm{R}_{\text {TON }}=154 \mathrm{k} \Omega$.

## Inductor Selection

In order to determine the inductance, the ripple current must first be defined. Low inductor values result in smaller size but create higher ripple current which can reduce efficiency. Higher inductor values will reduce the ripple current and voltage and for a given DC resistance are more efficient. However, larger inductance translates directly into larger packages and higher cost. Cost, size, output ripple, and efficiency are all used in the selection process.
The ripple current will also set the boundary for power-save operation. The switching will typically enter power-save mode when the load current decreases to $1 / 2$ of the ripple current. For example, if ripple current is 4 A then power-save operation will typically start for loads less than 2 A. If ripple current is set at $40 \%$ of maximum load current, then power-save will start for loads less than $20 \%$ of maximum current.
The inductor value is typically selected to provide a ripple current that is between $25 \%$ to $50 \%$ of the maximum load current. This provides an optimal trade-off between cost, efficiency, and transient performance.
During the DH on-time, voltage across the inductor is $\left(\mathrm{V}_{\text {IN }}-\mathrm{V}_{\text {OUT }}\right)$. The equation for determining inductance is shown next.

$$
\mathrm{L}=\frac{\left(\mathrm{V}_{\text {IN }}-\mathrm{V}_{\text {OUT }}\right) \times \mathrm{t}_{\mathrm{ON}}}{\mathrm{I}_{\mathrm{RIPPLE}}}
$$

## Example

In this example, the inductor ripple current is set equal to $50 \%$ of the maximum load current. Thus ripple current will be $50 \% \times 6 \mathrm{~A}$ or 3 A . To find the minimum inductance needed, use the $\mathrm{V}_{\text {IN }}$ and $\mathrm{T}_{\mathrm{ON}}$ values that correspond to $\mathrm{V}_{\text {INMAX }}$.

$$
\mathrm{L}=\frac{(13.2-1.05) \times 318 \mathrm{~ns}}{3 \mathrm{~A}}=1.28 \mu \mathrm{H}
$$

A slightly larger value of $1.3 \mu \mathrm{H}$ is selected. This will decrease the maximum $\mathrm{I}_{\text {RIPPLE }}$ to 2.9 A .
Note that the inductor must be rated for the maximum DC load current plus $1 / 2$ of the ripple current. The ripple current under minimum $\mathrm{V}_{\mathrm{IN}}$ conditions is also checked using the following equations.

$$
\begin{aligned}
& \text { TON_VINMIN }=\frac{25 \mathrm{pF} \times \mathrm{R}_{\text {TON }} \times \mathrm{V}_{\text {OUT }}}{\mathrm{V}_{\text {INMIN }}} \\
& \text { IRIPPLE }=\frac{\left(\mathrm{V}_{\text {IN }}-\mathrm{V}_{\text {OUT }}\right) \times \text { TON }^{L}}{\mathrm{~L}} \\
& \text { IRIPPLE_VIN }^{(10.8-1.05) \times 384 \mathrm{~ns}} \frac{1.3 \mu \mathrm{H}}{2}=2.88 \mathrm{~A}
\end{aligned}
$$

## Capacitor Selection

The output capacitors are chosen based on required ESR and capacitance. The maximum ESR requirement is controlled by the output ripple requirement and the DC tolerance. The output voltage has a DC value that is equal to the valley of the output ripple plus $1 / 2$ of the peak-to-peak ripple. Change in the output ripple voltage will lead to a change in DC voltage at the output.
The design goal is that the output voltage regulation be $\pm 4 \%$ under static conditions. The internal 500 mV reference tolerance is $1 \%$. Allowing $1 \%$ tolerance from the FB resistor divider, this allows $2 \%$ tolerance due to $\mathrm{V}_{\text {OUT }}$ ripple.
Since this $2 \%$ error comes from $1 / 2$ of the ripple voltage, the allowable ripple is $4 \%$, or 42 mV for a 1.05 V output.
The maximum ripple current of 4.4 A creates a ripple voltage across the ESR. The maximum ESR value allowed is shown by the following equations.

$$
\begin{aligned}
& \text { ESRMAX }=\frac{V_{\text {RIPPLE }}}{\text { IRIPPLEMAX }}=\frac{42 \mathrm{mV}}{2.9 \mathrm{~A}} \\
& \mathrm{ESR}_{\mathrm{MAX}}=9.5 \mathrm{~m} \Omega
\end{aligned}
$$

The output capacitance is usually chosen to meet transient requirements. A worst-case load release, from maximum load to no load at the exact moment when inductor current is at the peak, determines the required capacitance. If the load release is instantaneous (load changes from maximum to zero in $<1 \mu \mathrm{~s}$ ), the output capacitor must absorb all the inductor's stored energy. This will cause a peak voltage on the capacitor according to the following equation.

$$
\text { COUT_MIN }=\frac{\left.L^{(\text {IOUT }}+\frac{1}{2} x I_{\text {RIPPLEMAX }}\right)^{2}}{\left(V_{\text {PEAK }}\right)^{2}-\left(\text { VOUT }^{2}\right)^{2}}
$$

Assuming a peak voltage $\mathrm{V}_{\text {PEAK }}$ of $1.150(100 \mathrm{mV}$ rise upon load release), and a 10 A load release, the required capacitance is shown by the next equation.

$$
\begin{aligned}
& \text { COUT_MIN }=\frac{1.3 \mu \mathrm{H}\left(6+\frac{1}{2} \times 2.9\right)^{2}}{(1.15)^{2}-(1.05)^{2}} \\
& \text { COUT_MIN }=328 \mu \mathrm{~F}
\end{aligned}
$$

If the load release is relatively slow, the output capacitance can be reduced. At heavy loads during normal switching, when the FB pin is above the 750 mV reference, the DL output is high and the low-side MOSFET is on. During this time, the voltage across the inductor is approximately $-\mathrm{V}_{\text {OUT }}$ This causes a down-slope or falling di/dt in the inductor. If the load $\mathrm{dl} / \mathrm{dt}$ is not much faster than the - $\mathrm{dl} / \mathrm{dt}$ in the inductor, then the inductor current will tend to track the falling load current. This will reduce the excess inductive energy that must be absorbed by the output capacitor, therefore a smaller capacitance can be used.
The following can be used to calculate the needed capacitance for a given $\mathrm{dl}_{\text {LOAD }} / \mathrm{dt}$ :
Peak inductor current is shown by the next equation.
$I_{\text {LPK }}=I_{\text {MAX }}+1 / 2 \times I_{\text {RIPPLEMAX }}$
$\mathrm{l}_{\text {LPK }}=6+1 / 2 \times 2.9=7.45 \mathrm{~A}$
Rate of change of load current $=\mathrm{dl}_{\text {LOAD }} / \mathrm{dt}$
$\mathrm{I}_{\text {MAX }}=$ maximum load release $=6 \mathrm{~A}$

$$
C_{\text {OUT }}=I_{\text {LPK }} \times \frac{\mathrm{L} \times \frac{I_{\text {LPK }}}{V_{\text {OUT }}}-\frac{I_{\text {MAX }}}{d d_{\text {LOAD }}} \times d t}{2\left(V_{\text {PK }}-V_{\text {OUT }}\right)}
$$

## Example

$$
\text { Load } \frac{\mathrm{d} \operatorname{lLOAD}}{\mathrm{dt}}=\frac{2.5 \mathrm{~A}}{\mu \mathrm{~s}}
$$

This would cause the output current to move from 10 A to zero in $4 \mu \mathrm{~s}$ as shown by the following equation.

$$
\begin{aligned}
& \text { Cout }=7.45 \times \frac{1.3 \mu \mathrm{H} \times \frac{7.45}{1.05}-\frac{6}{2.5} \times 1 \mu \mathrm{~s}}{2(1.15-1.05)} \\
& \text { Cout }=254 \mu \mathrm{~F}
\end{aligned}
$$

Note that $\mathrm{C}_{\text {OUT }}$ is much smaller in this example, $254 \mu \mathrm{~F}$ compared to $328 \mu \mathrm{~F}$ based on a worst-case load release. To meet the two design criteria of minimum $254 \mu \mathrm{~F}$ and maximum $9 \mathrm{~m} \Omega$ ESR, select two capacitors rated at $150 \mu \mathrm{~F}$ and $18 \mathrm{~m} \Omega$ ESR.
It is recommended that an additional small capacitor be placed in parallel with $\mathrm{C}_{\text {OUT }}$ in order to filter high frequency switching noise.

## Stability Considerations

Unstable operation is possible with adaptive on-time controllers, and usually takes the form of double-pulsing or ESR loop instability.
Double-pulsing occurs due to switching noise seen at the FB input or because the FB ripple voltage is too low. This causes the FB comparator to trigger prematurely after the 250 ns minimum off-time has expired. In extreme cases the noise can cause three or more successive on-times. Double-pulsing will result in higher ripple voltage at the output, but in most applications it will not affect operation.

## Vishay Siliconix

This form of instability can usually be avoided by providing the FB pin with a smooth, clean ripple signal that is at least $10 \mathrm{mV}_{\mathrm{p}-\mathrm{p}}$, which may dictate the need to increase the ESR of the output capacitors. It is also imperative to provide a proper PCB layout as discussed in the Layout Guidelines section.


Figure 13 - Capacitor Coupling to FB Pin
Another way to eliminate doubling-pulsing is to add a small ( $\sim 10 \mathrm{pF}$ ) capacitor across the upper feedback resistor, as shown in figure 13. This capacitor should be left unpopulated until it can be confirmed that double-pulsing exists. Adding the $\mathrm{C}_{\text {TOP }}$ capacitor will couple more ripple into FB to help eliminate the problem. An optional connection on the PCB should be available for this capacitor.
ESR loop instability is caused by insufficient ESR. The details of this stability issue are discussed in the ESR Requirements section. The best method for checking stability is to apply a zero-to-full load transient and observe the output voltage ripple envelope for overshoot and ringing. Ringing for more than one cycle after the initial step is an indication that the ESR should be increased.
One simple way to solve this problem is to add trace resistance in the high current output path. A side effect of adding trace resistance is output decreased load regulation.

## ESR Requirements

A minimum ESR is required for two reasons. One reason is to generate enough output ripple voltage to provide10 $\mathrm{mV}_{\mathrm{p}-\mathrm{p}}$ at the FB pin (after the resistor divider) to avoid double-pulsing.
The second reason is to prevent instability due to insufficient ESR. The on-time control regulates the valley of the output ripple voltage. This ripple voltage is the sum of the two voltages. One is the ripple generated by the ESR, the other is the ripple due to capacitive charging and discharging during the switching cycle. For most applications the minimum ESR ripple voltage is dominated by the output capacitors, typically SP or POSCAP devices. For stability the ESR zero of the output capacitor should be lower than approximately one-third the switching frequency. The formula for minimum ESR is shown by the following equation.

$$
\mathrm{ESR}_{\mathrm{MIN}}=\frac{3}{2 \times \pi \times \text { Cout } \times \mathrm{fSW}_{\mathrm{W}}}
$$

For applications using ceramic output capacitors, the ESR is normally too small to meet the above ESR criteria. In these applications it is necessary to add a small virtual ESR network composed of two capacitors and one resistor, as shown in figure 14. This network creates a ramp voltage across $\mathrm{C}_{\mathrm{L}}$, analogous to the ramp voltage generated across the ESR of a standard capacitor. This ramp is then capacitive-coupled into the FB pin via capacitor $\mathrm{C}_{\mathrm{C}}$.


Figure 14 - Virtual ESR Ramp Current

## Dropout Performance

The output voltage adjusts range for continuous-conduction operation is limited by the fixed 250 ns (typical) minimum off-time of the one-shot. When working with low input voltages, the duty-factor limit must be calculated using worst-case values for on and off times. The duty-factor limitation is shown by the next equation.

$$
\text { DUTY }=\frac{\mathrm{TON(MIN)}}{\operatorname{TON(MIN)} \times \mathrm{T}_{\mathrm{OFF}(\mathrm{MAX})}}
$$

The inductor resistance and MOSFET on-state voltage drops must be included when performing worst-case dropout duty-factor calculations.

## System DC Accuracy (V ${ }_{\text {OUT }}$ Controller)

Three factors affect $\mathrm{V}_{\text {OUT }}$ accuracy: the trip point of the FB error comparator, the ripple voltage variation with line and load, and the external resistor tolerance. The error comparator off set is trimmed so that under static conditions it trips when the feedback pin is $750 \mathrm{mV}, 1 \%$.
The on-time pulse from the SiC 403 in the design example is calculated to give a pseudo-fixed frequency of 250 kHz . Some frequency variation with line and load is expected. This variation changes the output ripple voltage. Because constant on-time converters regulate to the valley of the output ripple, $1 / 2$ of the output ripple appears as a DC regulation error. For example, if the output ripple is 50 mV with $\mathrm{V}_{\mathrm{IN}}=6 \mathrm{~V}$, then the measured DC output will be 25 mV above the comparator trip point. If the ripple increases to 80 mV with $\mathrm{V}_{\mathrm{IN}}=25 \mathrm{~V}$, then the measured DC output will be 40 mV above the comparator trip. The best way to minimize this effect is to minimize the output ripple.
To compensate for valley regulation, it may be desirable to use passive droop. Take the feedback directly from the output side of the inductor and place a small amount of trace resistance between the inductor and output capacitor.
This trace resistance should be optimized so that at full load the output droops to near the lower regulation limit. Passive droop minimizes the required output capacitance because the voltage excursions due to load steps are reduced as seen at the load.
The use of $1 \%$ feedback resistors contributes up to $1 \%$ error. If tighter DC accuracy is required, 0.1 \% resistors should be used.
The output inductor value may change with current. This will change the output ripple and therefore will have a minor effect on the DC output voltage. The output ESR also affects the output ripple and thus has a minor effect on the DC output voltage.

## Switching Frequency Variations

The switching frequency will vary depending on line and load conditions. The line variations are a result of fixed propagation delays in the on-time one-shot, as well as unavoidable delays in the external MOSFET switching. As $\mathrm{V}_{\mathrm{IN}}$ increases, these factors make the actual DH on-time slightly longer than the ideal on-time. The net effect is that frequency tends to falls slightly with increasing input voltage. The switching frequency also varies with load current as a result of the power losses in the MOSFETs and the inductor. For a conventional PWM constant-frequency converter, as load increases the duty cycle also increases slightly to compensate for IR and switching losses in the MOSFETs and inductor.
A constant on-time converter must also compensate for the same losses by increasing the effective duty cycle (more time is spent drawing energy from $\mathrm{V}_{\mathrm{IN}}$ as losses increase). The on-time is essentially constant for a given $\mathrm{V}_{\mathrm{OUT}} / \mathrm{V}_{\text {IN }}$ combination, to off set the losses the off-time will tend to reduce slightly as load increases. The net effect is that switching frequency increases slightly with increasing load.

## SIC403 EVALUATION BOARD SCHEMATIC



Figure 15. Evaluation Board Schematic

| Item | Qty. | Reference | Value | Voltage | PCB Footprint | Part Number | Manufacturer |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 1 | B1 | $\mathrm{V}_{\text {IN }}$ |  | SOLDER-BANANA | 575-4 | Keystone |
| 2 | 1 | B2 | $\mathrm{V}_{\text {IN_GND }}$ |  | SOLDER-BANANA | 575-4 | Keystone |
| 3 | 1 | B3 | Vo |  | SOLDER-BANANA | 575-4 | Keystone |
| 4 | 1 | B4 | $\mathrm{V}_{\text {O_GND }}$ |  | SOLDER-BANANA | 575-4 | Keystone |
| 5 | 4 | C1, C2, C3, C4 | $22 \mu \mathrm{~F}$ | 16 V | SM/C_1210 | GRM32ER71C226ME18L | Murata |
| 6 | 1 | C5 | $0.1 \mu \mathrm{~F}$ | 16 V | SM/C_0402 | EMK105BJ104KV-F | Taiyo Yuden |
| 7 | 1 | C6 | $0.1 \mu \mathrm{~F}$ | 50 V | SM/C_0603 | VJ0603Y104KXACW1BC | Murata |
| 8 | 3 | C7, C11, C14 | $0.1 \mu \mathrm{~F}$ | 50 V | SM/C_0603 | VJ0603Y104KXACW1BC | Vishay |
| 9 | 3 | C10, C20, C22 | $220 \mu \mathrm{~F}$ | 25 V | 595D-D | 593D227X0010E2TE3 | Vishay |
| 10 | 1 | C12 | $150 \mu \mathrm{~F}$ | 35 V | D8X11.5-D0.6X3.5 | EEU-FM1V151 | Panasonic |
| 11 | 1 | C13 | $0.01 \mu \mathrm{~F}$ | 50 V | SM/C_0402 | VJ0402Y103KXACW1BC | Vishay |
| 12 | 2 | C15, C21 | $10 \mu \mathrm{~F}$ | 16 V | SM/C_1206 | C3216X7R1C106M | TDK |
| 13 | 3 | C16, C17, C18 | $220 \mu \mathrm{~F}$ | 10 V | 595D-D | 593D227X0010E2TE3 | Vishay |
| 14 | 1 | C19 | $1 \mu \Omega$ |  | SM/C_0603 |  |  |
| 15 | 1 | C24 | $10 \mathrm{n} \Omega$ |  | SM/C_0603 |  |  |
| 16 | 1 | C25 | 68 pF | 50 V | SM/C_0402 | 0402YA680JAT2A | AVX |
| 17 | 2 | C26, C27 | $4.7 \mu \mathrm{~F}$ | 10 V | SM/C_0805 | LMK212B7475KG-T | TAIYO YUDEN |
| 18 | 1 | C28 | $0.1 \mu \mathrm{~F}$ | 10 V | SM/C_0603 | GRM155R61A105KE19D | Murata |
| 19 | 1 | C29 | 22 nF | 16 V | SM/C_0603 |  | Murata |
| 20 | 1 | C30 | 100 pF | 50 V | SM/C_0402 | VJ0402Y101KXACW1BC | Vishay |
| 21 | 1 | C36 | 1 nF | 50 V | SM/C_0402 | C0402C102K3RA | Vishay |
| 22 | 1 | C37 | 10 nF | 50 V | SM/C_0402 | VJ0402A103KXACW1BC | Vishay |
| 23 | 1 | J5 | Probe Test Pin |  | LECROY PROBE PIN | PK007-015 |  |
| 24 | 1 | L1 | $0.78 \mu \mathrm{H}$ |  | IHLP4040 | IHLP4040DZERR78M11 | Vishay |
| 25 | 4 | M1, M2, M3, M4 | M HOLE2 |  | STACKING SPACER | 8834 | Keystone |
| 26 | 1 | P1 | $\mathrm{V}_{\mathrm{DD}}$ |  | Probe Hook - d76 | 1573-3 | Keystone |
| 27 | 1 | P2 | EN_PSV |  | Probe Hook - d76 | 1573-3 | Keystone |
| 28 | 1 | P3 | Step_I_Sense |  | Probe Hook - d76 | 1573-3 | Keystone |
| 29 | 1 | P4 | LDTRG |  | Probe Hook - d76 | 1573-3 | Keystone |
| 30 | 1 | P5 | $\mathrm{V}_{\text {CTL }}$ |  | Probe Hook - d76 | 1573-3 | Keystone |
| 31 | 1 | P6 | ENL |  | Probe Hook - d76 | 1573-3 | Keystone |
| 32 | 1 | P7 | PGOOD |  | Probe Hook - d76 | 1573-3 | Keystone |
| 33 | 1 | P8 | $\mathrm{V}_{\text {IN }}$ |  | Probe Hook - d76 | 1573-3 | Keystone |
| 34 | 1 | P9 | $\mathrm{V}_{\text {IN_GND }}$ |  | Probe Hook - d76 | 1573-3 | Keystone |
| 35 | 1 | P10 | $\mathrm{V}_{\text {OUT }}$ |  | Probe Hook - d76 | 1573-3 | Keystone |
| 36 | 1 | P11 | Vo_GND |  | Probe Hook - d76 | 1573-3 | Keystone |
| 37 | 1 | Q1 | Si4812BDY | 30 V | SO-8 | Si4812BDY | Vishay |
| 38 | 1 | R1 | 300K | 50 V | SM/C_0603 | CRCW060310K0FKEA | Vishay |
| 39 | 1 | R2 | 300K | 50 V | SM/C_0603 | CRCW06030000FKEA | Vishay |
| 40 | 1 | R4 | 1R01 | 200 V | C_2512 | CRCW25121R00FKTA | Vishay |
| 41 | 2 | R5, R6 | 100K | 50 V | SM/C_0603 | CRCW0603100KFKEA | Vishay |
| 42 | 1 | R7 | OR | 50 V | SM/C_0603 | CRCW06030000ZOEA | Vishay |

## BILL OF MATERIALS

| 43 | 3 | R8, R10, R29 | 10 K | 50 V | SM/C_0603 | CRCW060310K0FKEA | Vishay |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 44 | 1 | R9 | $\Omega$ |  | SM/C_0603 |  |  |
| 45 | 1 | R12 | 57.6 K | 50 V | SM/C_0603 | CRCW060357K6FKEA | Vishay |
| 46 | 1 | R13 | 10 K | 50 V | SM/C_0402 | CRCW040210K0FKED | Vishay |
| 47 | 1 | R14 | 100 | 50 V | SM/C_0402 | CRCW040210K0FKED | Vishay |
| 48 | 1 | R15 | 1.5 K |  | SM/C_0603 | CRCW06031K50FKEA | Vishay |
| 49 | 1 | R23 | 7 k 15 |  | SM/C_0603 | CRCW06037K15FKEA | Vishay |
| 50 | 1 | R30 | 154 K |  | SM/C_0603 | CRCW0603154KFKEA | Vishay |
| 51 | 1 | R39 | 0R |  | SM/C_0402 | CRCW04020000Z0ED | Vishay |
| 52 | 1 | R51 | $1 R$ |  | SM/C_0805 | CRCW08051R00FNEA | Vishay |
| 53 | 1 | R52 | $31 K 6$ | 50 V | SM/C_0603 | CRCW060331K6FKEA | Vishay |
| 54 | 1 | U1 | SiC401/2/3 |  | MLPQ5x5-32L |  | Vishay |

PCB LAYOUT OF THE EVALUATION BOARD


Figure 14. Top Layer


Figure 16. Middle Layer 2


Figure 15. Top Component


Figure 15. Middle Layer 1


Figure 17. Bottom Layer


Figure 17. Bottom Component

## PACKAGE DIMENSIONS AND MARKING INFO



Top View


Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package/tape drawings, part marking, and reliability data, see www.vishay.com/ppg? 66550.

## PowerPAK ${ }^{\circledR}$ MLP55-32L CASE OUTLINE



Top View


Side View
Bottom View

| DIM | MILLIMETERS |  |  | INCHES |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. |
| A | 0.80 | 0.85 | 0.90 | 0.031 | 0.033 | 0.035 |
| $\mathrm{A1}{ }^{(8)}$ | 0.00 | - | 0.05 | 0.000 | - | 0.002 |
| A2 | 0.20 REF. |  |  | 0.008 REF. |  |  |
| $\mathrm{b}^{(4)}$ | 0.20 | 0.25 | 0.30 | 0.078 | 0.098 | 0.011 |
| D | 5.00 BSC |  |  | 0.196 BSC |  |  |
| Q | 0.50 BSC |  |  | 0.019 BSC |  |  |
| E | 5.00 BSC |  |  | 0.196 BSC |  |  |
| L | 0.35 | 0.40 | 0.45 | 0.013 | 0.015 | 0.017 |
| $\mathrm{N}^{(3)}$ | 32 |  |  | 32 |  |  |
| Nd(3) | 8 |  |  | 8 |  |  |
| $\mathrm{Ne}^{(3)}$ | 8 |  |  | 8 |  |  |
| D2-1 | 3.43 | 3.48 | 3.53 | 0.135 | 0.137 | 0.139 |
| D2-2 | 1.00 | 1.05 | 1.10 | 0.039 | 0.041 | 0.043 |
| D2-3 | 1.00 | 1.05 | 1.10 | 0.039 | 0.041 | 0.043 |
| D2-4 | 1.92 | 1.97 | 2.02 | 0.075 | 0.077 | 0.079 |
| E2-1 | 3.43 | 3.48 | 3.53 | 0.135 | 0.137 | 0.139 |
| E2-2 | 1.61 | 1.66 | 1.71 | 0.063 | 0.065 | 0.067 |
| E2-3 | 1.43 | 1.48 | 1.53 | 0.056 | 0.058 | 0.060 |
| ECN: T-08957-Rev. A, 29-Dec-08 DWG: 5983 |  |  |  |  |  |  |

## Notes

1. Use millimeters as the primary measurement.
2. Dimensioning and tolerances conform to ASME Y14.5M. - 1994.
3. $N$ is the number of terminals.

Nd is the number of terminals in X -direction and Ne is the number of terminals in Y -direction.
4. Dimension $b$ applies to plated terminal and is measured between 0.20 mm and 0.25 mm from terminal tip.
5. The pin \#1 identifier must be existed on the top surface of the package by using indentation mark or other feature of package body.
6. Exact shape and size of this feature is optional.
7. Package warpage max. 0.08 mm .
8. Applied only for terminals.

## Disclaimer

ALL PRODUCT, PRODUCT SPECIFICATIONS AND DATA ARE SUBJECT TO CHANGE WITHOUT NOTICE TO IMPROVE RELIABILITY, FUNCTION OR DESIGN OR OTHERWISE.

Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained in any datasheet or in any other disclosure relating to any product.

Vishay makes no warranty, representation or guarantee regarding the suitability of the products for any particular purpose or the continuing production of any product. To the maximum extent permitted by applicable law, Vishay disclaims (i) any and all liability arising out of the application or use of any product, (ii) any and all liability, including without limitation special, consequential or incidental damages, and (iii) any and all implied warranties, including warranties of fitness for particular purpose, non-infringement and merchantability.

Statements regarding the suitability of products for certain types of applications are based on Vishay's knowledge of typical requirements that are often placed on Vishay products in generic applications. Such statements are not binding statements about the suitability of products for a particular application. It is the customer's responsibility to validate that a particular product with the properties described in the product specification is suitable for use in a particular application. Parameters provided in datasheets and / or specifications may vary in different applications and performance may vary over time. All operating parameters, including typical parameters, must be validated for each customer application by the customer's technical experts. Product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein.

Hyperlinks included in this datasheet may direct users to third-party websites. These links are provided as a convenience and for informational purposes only. Inclusion of these hyperlinks does not constitute an endorsement or an approval by Vishay of any of the products, services or opinions of the corporation, organization or individual associated with the third-party website. Vishay disclaims any and all liability and bears no responsibility for the accuracy, legality or content of the third-party website or for that of subsequent links.

Except as expressly indicated in writing, Vishay products are not designed for use in medical, life-saving, or life-sustaining applications or for any other application in which the failure of the Vishay product could result in personal injury or death. Customers using or selling Vishay products not expressly indicated for use in such applications do so at their own risk. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay. Product names and markings noted herein may be trademarks of their respective owners.

