

# 18 V, 30 A, 1.2 m $\Omega$ R<sub>DS(on)</sub> Hot-Swap eFuse Switch

#### **DESCRIPTION**

This SiC32305 and SiC32306 are a programmable hot swap e-fuses for high current applications such as servers, data storage, and communication products. It contains a high-side MOSFET and other control circuitry that enables it to work as stand-alone device, or to be controlled by a hot-swap controller. SiC32305, SiC32306 drive up to 30 A of continuous current per device.

The SiC32305, SiC32306 limit the inrush current to the load when a circuit card is inserted into a live backplane power source, thereby limiting the backplane's voltage drop.

The device offers many features to simplify system designs. It provides an integrated solution for monitoring output current and die temperature, eliminating the need for an external current sensing shunt resistor, power MOSFET, and thermal sensing device.

The SiC32305, SiC32306 detect the power FET gate, source, and drain short conditions, in addition to feedback to the controller trough PGD pin. The parts are available in a PowerPAK MLP28S-44

#### **FEATURES**

- 4.5 V to 18 V operating input range
- 25 V guaranteed maximum input tolerance
- 2.3 ms moderate OCP blanking time
- Maximum 30 A continuous output current
- Integrated switch with lower  $R_{DS(on)}$  of 1.2 m $\Omega$
- Built-in MOSFET driver
- · Integrated current sensing with sense output
- Separate current sensing output used to program over-current value
- · Built-in soft start and insertion delay
- · Output short-circuit protection
- Over-temperature protection
- · Built-in fuse health diagnostics
- Fault status report
- Analog temperature report
- Available in a PowerPAK MLP28S-44 package
- Auto-retry, 1s after fault is removed (SiC32306).

#### **APPLICATIONS**

- Hot swap
- PC cards
- Disk drives
- Servers
- Networking

#### TYPICAL APPLICATION CIRCUIT



Fig. 1 - Typical Application Circuit



#### **PINOUT CONFIGURATION**



Fig. 2 - Pins Out Configuration (Top View)

| ORDERING INFORMATION |                       |                                        |            |              |  |  |  |  |
|----------------------|-----------------------|----------------------------------------|------------|--------------|--|--|--|--|
| PART NUMBER          | PACKAGE               | FAULT RESPONSE                         | ALERT PINS | MARKING CODE |  |  |  |  |
| SiC32305CD-T5E3      | PowerPAK<br>MLP28S-44 | Switch off, and latch upon fault event | PGD        | 32305        |  |  |  |  |
| SiC32306CD-T5E3      | PowerPAK<br>MLP28S-44 | 200                                    |            |              |  |  |  |  |
| SiC32305EVB          | Reference board       |                                        |            |              |  |  |  |  |
| SiC32306EVB          | Reference board       |                                        |            |              |  |  |  |  |

# Vishay Siliconix

| PIN DESCRIPTION | ON              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
|-----------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| PIN             | NAME            | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 1               | NC              | Can be connected to VOUT, GND, or leave floating (internal test SDAT))                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 2               | ON/PD           | Switch on / off control and VOUT pull-down mode control during switch off state. Drive ON / PD high to turn on and low to off the power FET. Setting ON / PD to 1.1 V, the device will be off, and 2ms later, a 500 $\Omega$ discharge path to GND is on.                                                                                                                                                                                                                                                                                                                                                                        |  |
| 3               | PGD             | Digital output of Power Good indication. At the initial stage, PGD is set to low by an open Drain output. When VOUT reaches 95 % of VIN, PGD pin will turn high. There is a 5% hysteresis. PGD is hold low at soft start stage. If a fault is detected. PGD is pulled low. This pin has an internal 2 ìA pull-up current to artificially pull the signal high in case the external pull-up resistor is missing. The faults include TJ over temperature, switch health check fault, severe over current, measured current greater than the CS programmed limit for 2.3 ms, and 200 ms soft-start timer expires/soft start failure |  |
| 4               | NC              | Connect to GND or leave floating (internal SDAT)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 5               | VINF            | This pin is the power source of the control circuit. It must be connected to VIN. Optiona an appropriate RC filter can be added to the input of this pin to filter noise from the pow rail.                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| 6               | NC              | Leaves floating. Power FET Gate pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| 7               | VIN             | Input power                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| 8 - 14          | VIN             | Input power                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| 15              | NC (VOUT Sense) | VOUT sense voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| 16              | VTEMP           | Junction temperature sense output. The output temperature equals 200 mV + 10 mV/C $^{\circ}$ x T $_{\rm J}{^{\circ}}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| 17              | SS              | The SS pin is the ramping control for soft-start ramping rate. An internal fixed current source charges an external capacitor in linear fashion. The VOUT voltage soft-starts at a rate that tracks the soft-start capacitor. If soft-start has not completed within 200ms, a fault is declared. In the event that the soft-start ramp is too fast and causes in-rush current to charge VOUT with too much current, the internal soft start current limit reference will override (slow down) the soft-start ramp rate. The ramping voltage on the SS pin will equal 10 % of the VOUT voltage during ramping.                    |  |
| 18              | GND             | Signal ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| 19              | VDD             | Internal 5 V LDO output. Place a 4.7 $\mu\text{F}$ (minimum 2.2 $\mu\text{F})$ decoupling capacitor close to VDD and GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 20              | IMON            | Current monitor output. The output current is proportional to the current flowing through the power device. The IMON/IOUT gain is 20uA/A.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 21              | CS              | Current sense output. CS requires an external resistor. The VCS voltage is compared with an internal current limit reference voltage to determine the current limit.                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| 22 - 27         | VOUT            | Output voltage controlled by the IC. OUT is connected to the source of the integrated MOSFET                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 28              | NC              | Can be connected to VOUT, GND, or leave floating (internal test SCLK)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |

#### **MARKING CODE**



#### Format:

- Line 1: part number
- Line 2: Siliconix logo, lot code, and ESD logo
- Line 3: factory code, year code, work week code

Vishay Siliconix

| ABSOLUTE MAXIMUM RATINGS                                            |                    |      |                               |      |  |  |
|---------------------------------------------------------------------|--------------------|------|-------------------------------|------|--|--|
| PARAMETER                                                           | SYMBOL             | MIN. | MAX.                          | UNIT |  |  |
| Input voltage                                                       | $V_{IN}, V_{INF}$  | -0.3 | +25                           | V    |  |  |
| Output voltage (DC)                                                 |                    | -0.3 | +25                           | V    |  |  |
| Output negative voltage (10 µs)                                     | $V_{OUT}$          | -3   | -                             | V    |  |  |
| Output negative voltage (500 µs)                                    |                    | -1   | -                             | V    |  |  |
| Internal 5 V LDO output                                             | $V_{DD}$           | -0.3 | -0.3 to +6                    | V    |  |  |
| All other pins                                                      |                    | -0.3 | -0.3 to V <sub>DD</sub> + 0.3 | V    |  |  |
| Operating junction temperature range                                | T <sub>J</sub>     | -40  | +150                          | °C   |  |  |
| Lead temperature                                                    | $T_{SLD}$          | -    | 260                           | °C   |  |  |
| Storage temperature                                                 | T <sub>STG</sub>   | -65  | +150                          | °C   |  |  |
| Pin 8 "V <sub>OUT</sub> Sense" voltage range                        |                    |      | Internally limited            |      |  |  |
| Pin 4, gate voltage range (V <sub>GATE</sub> - V <sub>OUT</sub> )   |                    | -20  | 20                            | V    |  |  |
| Maximum continuous switch current                                   |                    | -    | 30                            | Α    |  |  |
| Electronstatic discharge, human body model (per EIA/JESD22-A114)    | ESD <sub>HBM</sub> | =    | 2                             | kV   |  |  |
| Electronstatic discharge, charge device model (per EIA/JESD22-A115) | ESD <sub>CDM</sub> | -    | 1.5                           | kV   |  |  |
| Maximum latch-up current limit (per JESD78 class II)                | ILU                |      | 100                           | mA   |  |  |
| Moisture sensitivity level                                          | MSL                |      | Level 1                       |      |  |  |
| Storage                                                             | T <sub>STG</sub>   | -55  | +125                          | °C   |  |  |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating/conditions for extended periods may affect device reliability.

| RECOMMENDED OPERATING RANGE              |      |      |      |      |  |  |  |
|------------------------------------------|------|------|------|------|--|--|--|
| PARAMETER                                | MIN. | TYP. | MAX. | UNIT |  |  |  |
| Input voltage (V <sub>IN</sub> )         | 4.5  | -    | 18   | V    |  |  |  |
| Maximum continuous output current        | -    | =    | 30   | Α    |  |  |  |
| V <sub>DD</sub> output capacitance range | 2.2  | -    | 10   | μF   |  |  |  |
| Operation junction temperature           | -40  | -    | +125 | °C   |  |  |  |

| THERMAL CHARACTERISTICS                                     |                  |       |      |  |  |  |  |
|-------------------------------------------------------------|------------------|-------|------|--|--|--|--|
| THERMAL PARAMETER                                           | SYMBOL           | VALUE | UNIT |  |  |  |  |
| Thermal resistance, junction to ambient                     | $R_{	hetaJA}$    | 17    | °C/W |  |  |  |  |
| Thermal resistance, junction to case, V <sub>OUT</sub> lead | $R_{\theta JCL}$ | 1.9   | °C/W |  |  |  |  |
| Thermal resistance, junction to case, center of exposed pad | $R_{\theta JCB}$ | 1     | °C/W |  |  |  |  |

#### Note

• Thermal resistances are obtained by measurement with part mounted on evaluation board



Vishay Siliconix

| SPECIFICATIONS                                         |                         | TEST CONDITIONS                                                                                                                                                                                                                                                                                                                                                                                                      |      | LIBRITO |      |      |
|--------------------------------------------------------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|------|------|
| PARAMETER                                              | SYMBOL                  | TEST CONDITIONS $V_{IN} = V_{INF} = 12 \text{ V, ON / PD} = 3.3 \text{ V,} \\ \text{CVINF} = 0.1 \text{ μF, CVDSS} = 4 \text{ μF,} \\ \text{CVTEMP} = 0.1 \text{ μF, RVTEMP} = 1 \text{ k}\Omega, \\ \text{CSS} = 100 \text{ nF, MIN. / MAX. LIMITS ARE} \\ \text{OVER THE JUNCTION TEMPERATURE} \\ \text{RANGE OF -40 °C TO +125 °C UNLESS} \\ \text{SPECIFIED OTHERWISE, TYP. VALUES AT} \\ T_{A} = 25 \text{ °C}$ | MIN. | TYP.    | MAX. | UNIT |
| Supplies Current                                       |                         |                                                                                                                                                                                                                                                                                                                                                                                                                      |      |         |      |      |
|                                                        |                         | V <sub>ONPD</sub> = 3 V, no load                                                                                                                                                                                                                                                                                                                                                                                     | -    | 3       | -    | mA   |
| Quiescent current                                      | $I_{Q}$                 | Fault latch off                                                                                                                                                                                                                                                                                                                                                                                                      | -    | 6.3     | -    | mA   |
|                                                        |                         | V <sub>ONPD</sub> = 0 V                                                                                                                                                                                                                                                                                                                                                                                              | -    | 6       | -    | mA   |
| V <sub>DD</sub> Regulator and UVLO                     |                         |                                                                                                                                                                                                                                                                                                                                                                                                                      |      |         |      |      |
| Regulator output voltage                               | V <sub>VDD</sub>        | $I_{VDD} = 0$ mA, $V_{INF} = 6$ V                                                                                                                                                                                                                                                                                                                                                                                    | -5%  | 5       | 5%   | ٧    |
| V <sub>DD</sub> current limit                          |                         |                                                                                                                                                                                                                                                                                                                                                                                                                      | -    | 70      | -    | mA   |
| V <sub>DD</sub> drop out voltage                       |                         | V <sub>INF</sub> = V <sub>IN</sub> = 4.5 V, I = 20 mA                                                                                                                                                                                                                                                                                                                                                                | -    | 200     | -    | mV   |
| UVLO threshold, rising                                 |                         |                                                                                                                                                                                                                                                                                                                                                                                                                      | -    | 4.2     | -    | V    |
| UVLO threshold hysteresis                              |                         |                                                                                                                                                                                                                                                                                                                                                                                                                      | -    | 73      | -    | mV   |
| V <sub>IN</sub> Under Voltage                          |                         |                                                                                                                                                                                                                                                                                                                                                                                                                      |      |         |      | ı    |
| V <sub>IN</sub> under voltage lockout threshold rising | V <sub>VIN_THR</sub>    |                                                                                                                                                                                                                                                                                                                                                                                                                      | -    | 4.2     | -    | V    |
| V <sub>IN</sub> under-voltage lockout hysteresis       | V <sub>VIN_THF</sub>    |                                                                                                                                                                                                                                                                                                                                                                                                                      | -    | 105     | -    | mV   |
| ON / PD                                                |                         |                                                                                                                                                                                                                                                                                                                                                                                                                      |      |         | 1    |      |
| Internal current source                                | I <sub>ON_PD</sub>      |                                                                                                                                                                                                                                                                                                                                                                                                                      | 3    | 4.2     | 5    | μΑ   |
| FET on insertion delay time                            | t <sub>ON_DLY</sub>     | Note: 1 ms timer begins after ON_PD pin transitions above 1.4 V                                                                                                                                                                                                                                                                                                                                                      | -    | 1       | -    | ms   |
| FET on high-level input voltage                        | V <sub>ON_Hi</sub>      |                                                                                                                                                                                                                                                                                                                                                                                                                      | 1.7  | -       | -    | V    |
| FET on-state hysteresis                                | V <sub>ON_Hyst</sub>    |                                                                                                                                                                                                                                                                                                                                                                                                                      | -    | 350     | -    | mV   |
| PD mode pull-down resistor                             | R <sub>PL_DN</sub>      | Internal resistor from V <sub>OUT</sub> to ground through PD controlled functionality                                                                                                                                                                                                                                                                                                                                | -    | 650     | -    | Ω    |
| PD mode pull-down delay time                           | t <sub>PL_DN_DLY</sub>  | Note: This 2.08 ms is the summation of the 80 μs recognition time and 2 ms delay time                                                                                                                                                                                                                                                                                                                                | -    | 2.05    | -    | ms   |
| Soft-Start                                             |                         |                                                                                                                                                                                                                                                                                                                                                                                                                      |      |         |      | ı    |
| Pull-up current                                        | I <sub>SS</sub>         | T <sub>J</sub> = 25 °C                                                                                                                                                                                                                                                                                                                                                                                               | 4.5  | 5       | 5.5  | μΑ   |
| Gain to V <sub>OUT</sub>                               | AVSS                    | -                                                                                                                                                                                                                                                                                                                                                                                                                    | 8.3  | 10      | 12.4 | V/V  |
| SS pulldown voltage                                    | $V_{OL\_SS}$            | 0.1 mA into pin during ON delay                                                                                                                                                                                                                                                                                                                                                                                      | -    | 5.9     | -    | mV   |
| Auto-retry delay (SiC32306)                            | t <sub>DLY_RETRY</sub>  | Auto elay from power-down to retry of<br>startup                                                                                                                                                                                                                                                                                                                                                                     | -    | 1       | -    | S    |
| PGD Output                                             |                         |                                                                                                                                                                                                                                                                                                                                                                                                                      |      |         |      |      |
| Output low current capability                          | I <sub>PGD_ACTIVE</sub> | V <sub>PGD</sub> = 0.2 V                                                                                                                                                                                                                                                                                                                                                                                             | 18   | 32      | -    | mA   |
| PGD off-state leakage current                          | I <sub>PGD_LKG</sub>    | $V_{PGD} = 5 \text{ V}$ Note: There is an intentional internal 2 M $\Omega$ pull down resistor                                                                                                                                                                                                                                                                                                                       | -    | 2.7     | -    | μΑ   |



Vishay Siliconix

| SPECIFICATIONS                           |                      |                                                                                                                                                                                                                                                                                                     |                        |      |                        |      |
|------------------------------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------|------------------------|------|
|                                          |                      | TEST CONDITIONS                                                                                                                                                                                                                                                                                     | LIMITS                 |      |                        |      |
| PARAMETER                                | SYMBOL               | $\begin{split} V_{\text{IN}} &= V_{\text{INF}} = 12 \text{ V, ON / PD} = 3.3 \text{ V,} \\ &\text{CVINF} = 0.1  \mu\text{F, CVDSS} = 4.7  \mu\text{F,} \\ &\text{CVTEMP} = 0.1  \mu\text{F, RVTEMP} = 1  k\Omega, \\ &\text{CSS} = 100 \text{ nF, } T_{\text{J}} = 25 ^{\circ}\text{C} \end{split}$ | MIN.                   | TYP. | MAX.                   | UNIT |
| I <sub>MON</sub>                         |                      |                                                                                                                                                                                                                                                                                                     |                        |      |                        |      |
| Sense gain                               |                      |                                                                                                                                                                                                                                                                                                     | -                      | 20   | -                      | μA/A |
|                                          |                      | $0.25~\text{A} \le \text{I}_{\text{OUT}} \le 3~\text{A},~\text{T}_{\text{J}} = 25~^{\circ}\text{C}$                                                                                                                                                                                                 | I <sub>OUT</sub> - 0.5 | -    | I <sub>OUT</sub> + 0.5 | А    |
| (1)                                      | I <sub>MON_ACC</sub> | $I_{OUT} = 3 \text{ A}, T_J = 25 ^{\circ}\text{C}$                                                                                                                                                                                                                                                  | -3                     | -    | +3                     | %    |
| I <sub>MON</sub> accuracy <sup>(1)</sup> |                      | $I_{OUT} = 10 \text{ A}, T_{J} = 25 ^{\circ}\text{C}$                                                                                                                                                                                                                                               | -3                     | -    | +3                     | %    |
|                                          |                      | $I_{OUT} = 30 \text{ A}, T_J = 25 ^{\circ}\text{C}$                                                                                                                                                                                                                                                 | -3                     | -    | +3                     | %    |
|                                          |                      | 3 A $\leq$ $I_{OUT} \leq$ 30 A, $T_{J}$ = 0 to 85 °C                                                                                                                                                                                                                                                | -5                     | -    | +5                     | %    |
| Short - Circuit Protection               |                      |                                                                                                                                                                                                                                                                                                     |                        |      |                        |      |
| Short-circuit current trip point (1)     | I <sub>SC</sub>      |                                                                                                                                                                                                                                                                                                     | -                      | 100  | -                      | Α    |
| Response time (1)                        | t <sub>SC</sub>      |                                                                                                                                                                                                                                                                                                     | -                      | 200  | -                      | ns   |
| Over Current Protection                  |                      |                                                                                                                                                                                                                                                                                                     |                        |      |                        |      |
| Internal CLRef voltage                   |                      |                                                                                                                                                                                                                                                                                                     | -                      | 1.6  | -                      | V    |
| OCP blanking time                        |                      |                                                                                                                                                                                                                                                                                                     | -                      | 2.3  | -                      | ms   |

#### Notes

<sup>(1)</sup> Guaranteed by design and characterization

<sup>(2)</sup> Typical limits are established by characterization and are not production tested

<sup>(3)</sup> Min. and Max. Parameters are not 100% production tested



Vishay Siliconix

| SPECIFICATIONS                                                  |                      |                                                                                                                                                                                                                                       |                     |          |             |            |
|-----------------------------------------------------------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------|-------------|------------|
|                                                                 |                      | TEST CONDITIONS                                                                                                                                                                                                                       | LIMITS              |          |             |            |
| PARAMETER                                                       | SYMBOL               | $V_{IN}$ = 12 V, $V_{DD}$ , = 5.0 V, $T_J$ = 25 °C, unless otherwise noted                                                                                                                                                            | MIN. <sup>(3)</sup> | TYP. (2) | MAX.<br>(3) | UNIT       |
| VTEMP                                                           |                      |                                                                                                                                                                                                                                       |                     |          |             |            |
| Sense Gain                                                      |                      | Sense range 0 °C to 140 °C                                                                                                                                                                                                            | -                   | 10       | -           | mV /<br>°C |
| Sense Offset                                                    |                      | $T_J = 25 \text{ °C}$<br>(V <sub>TEMP</sub> = 200 mV + $T_J$ x 10 mV/C°)                                                                                                                                                              | -                   | 450      | -           | mV         |
| Thermal Shutdown                                                |                      |                                                                                                                                                                                                                                       |                     |          |             |            |
| Thermal shutdown temperature                                    | T <sub>THDN</sub>    | PGD pulls low                                                                                                                                                                                                                         | -                   | 142      | -           | °C         |
| Power MOSFET                                                    |                      |                                                                                                                                                                                                                                       |                     |          |             |            |
| On resistance                                                   | R <sub>DS(on)</sub>  |                                                                                                                                                                                                                                       | -                   | 1.08     | 1.6         | mΩ         |
| On resistance                                                   | T DS(on)             | T <sub>J</sub> = 85 °C                                                                                                                                                                                                                | -                   | 1.25     | -           | mΩ         |
| FET Health Diagnostic (Fault Detection                          | n)                   |                                                                                                                                                                                                                                       |                     |          |             |            |
| FET VDS short threshold                                         | V <sub>SCTH_DS</sub> | Startup postponed if V <sub>OUT</sub> > V <sub>SCTH_DS</sub> anytime after postponed (Note: this is a non-latching fault)                                                                                                             | -                   | 80       | -           | %          |
| FET VDS short release threshold. (short flag removed threshold) | V <sub>DS_OK</sub>   | Startup resumed if V <sub>OUT</sub> < V <sub>DS_OK</sub> anytime after postponed                                                                                                                                                      | -                   | 70       | -           | %          |
| FET gate to drain short threshold                               | V <sub>SCTH_DG</sub> | Startup postponed if $V_G$ is less than $V_{SCDG\_TH}$ at $V_{ON} > V_{ON\_HI}$ transition. It will resume once it is below $V_{DG\_OK}$ (Note: this is a non-latching fault)                                                         | -                   | 2.7      | -           | ٧          |
| FET gate to drain short OK threshold                            | V <sub>DG_OK</sub>   | Startup resumed if V <sub>G</sub> < V <sub>DG_OK</sub> anytime after postponed                                                                                                                                                        | -                   | 2.6      | -           | V          |
| VG low threshold                                                | V <sub>G_TH</sub>    | Restart / latch if V <sub>GD</sub> < V <sub>G_TH</sub> after t <sub>SS_MAX</sub> .  During normal operation, it will be a flag and triggers restart / latch                                                                           | -                   | 7        | -           | V          |
| V <sub>OUT</sub> low threshold                                  | $V_{OUTL\_TH}$       |                                                                                                                                                                                                                                       | -                   | 90       | -           | %          |
| FET maximum gate fault timer                                    | t <sub>gf_max</sub>  | After ON / PD goes high, if $V_{GS}$ remains low for longer than 200 ms (Note: this fault causes PGD to latch)                                                                                                                        | -                   | 200      | -           | ms         |
| Maximum soft-start time                                         | t <sub>SS_MAX</sub>  | After ON / PD goes high, if $V_{OUT}$ < 90 % $V_{IN}$ within 200 ms, or if $V_{GS}$ remains less than 1.5 V below internal charge pump voltage (indication of fuse not fully on) within 200 ms (Note: this fault causes PGD to latch) | -                   | 200      | -           | ms         |

#### Notes

<sup>(1)</sup> Guaranteed by design and characterization

<sup>(2)</sup> Typical limits are established by characterization and are not production tested

<sup>(3)</sup> Min. and Max. Parameters are not 100% production tested



#### **FUNCTIONAL BLOCK DIAGRAM**



Fig. 3 - Functional Block Diagram

Vishay Siliconix

**TYPICAL CHARACTERISTICS** (Test conditions:  $V_{IN}$  = 12 V,  $C_{SS}$  = 220 nF, RCS = 2 k $\Omega$ , RCLREF = 120 k $\Omega$ , RCS = 2 k $\Omega$ , RIMON = 2 k $\Omega$ ,  $T_A$  = 25 °C, unless otherwise specified)





Fig. 4 - Shut down by EN (I<sub>OUT</sub> = 0 A), Time: 5 ms/Div

Fig. 7 - Start Up by EN (IOUT = 0 A), Time: 10 ms/Div





Fig. 5 - Shut down by EN (I<sub>OUT</sub> = 2 A), Time: 5 ms/Div

Fig. 8 - Power Up With ON-PD Control (COUT = 2 x 220  $\mu$ F), Time: 10 ms/Div.





Fig. 6 - Start Up by EN (I<sub>OUT</sub> = 0 A), Time: 10 ms/Div

Fig. 9 - Power Up With  $V_{IN}$  (COUT = 2 x 220  $\mu$ F), Time: 10 ms/Div.

Vishay Siliconix

**TYPICAL CHARACTERISTICS** (Test conditions:  $V_{IN}$  = 12 V,  $C_{SS}$  = 220 nF, RCS = 2 k $\Omega$ , RCLREF = 120 k $\Omega$ , RCS = 2 k $\Omega$ , RIMON = 2 k $\Omega$ ,  $T_A$  = 25 °C, unless otherwise specified)





Fig. 10 - Power Up With ON/PD Control (COUT = 10 mF), Time: 10 ms/Div.

Fig. 13 - Power Down With  $V_{IN}$  (COUT = 2 x 220  $\mu$ F), Time: 10 ms/Div.





Fig. 11 - Power Up With  $V_{IN}$  (COUT = 10 mF), Time: 10 ms/Div.

Fig. 14 - Power Down With ON/PD Control (COUT = 10 mF), Time: 2 ms/Div





Fig. 12 - Power Down With ON/PD Control (COUT = 2 x 220  $\mu$ F), Time: 10 ms/Div.

Fig. 15 - Power Down With  $V_{IN}$  (COUT = 10 mF), Time: 2 ms/Div

Vishay Siliconix

**TYPICAL CHARACTERISTICS** (Test conditions:  $V_{IN}$  = 12 V,  $C_{SS}$  = 220 nF, RCS = 2 k $\Omega$ , RCLREF = 120 k $\Omega$ , RCS = 2 k $\Omega$ , RIMON = 2 k $\Omega$ ,  $T_A$  = 25 °C, unless otherwise specified)



Fig. 16 - Slow OCP During Normal Operation (COUT = 2 x 220 μF), Time: 10 ms/Div.



Fig. 19 - Over Current Protection Switch Off after 2.3 ms Blanking During Normal Operation, Time: 2.432 ms



Fig. 17 - Output Short During Normal Operation (COUT = 2 x 220 μF), Time: 40 μs/Div.



Fig. 20 - Start Up by ON/PD with VOUT Short (IOUT measured before COUT), Time: 1 ms/Div.



Fig. 18 - 2.3 ms Over Current Blanking During Normal Operation, Time: 2 ms/Div.



#### **DETAILED OPERATIONAL DESCRIPTION**

The SiC32305 and SiC32306 integrates a 30 A high-side MOSFET with  $R_{DS(on)}$  of 1.2 m $\Omega$ , which is suited for hot-swap applications.

The SiC32305 and SiC32306 limits the inrush current to the load when its circuit card is inserted into a live backplane power source, thereby limiting the backplane's voltage drop. It provides an integrated solution for monitoring the output current and the die temperature, eliminating the need for an external current-sensing power resistor, power MOSFET, and thermal sensing device. Also, it provides monitored current and temperature information feedback to the processor or controller. The SiC32305 and SiC32306 limits the internal MOSFET current by controlling the gate voltage through the current limit reference (internal VCLREF) and soft start ramp.

#### **Power-Up Sequence**

For hot-swap applications, the input of the SiC32305 and SiC32306 can experience a voltage spike or transient during the hot-plug procedure. This is caused by the parasitic inductance of the input trace and the input capacitor. A fixed 1 ms insertion delay stabilizes the input voltage.

If the SiC32305 and SiC32306 is controlled by a front-end hot-swap controller, there will be a time-on delay before ON / PD can turn on the power FET.

As shown in Fig. 25, the input voltage rises immediately. The power FET GATE voltage should always be pulled low during the  $V_{\text{IN}}$  plug-in with high dV/dt. The internal LDO output  $V_{\text{DD}}$  ramps up along with the input voltage. If the SiC32305 and SiC32306 co-operates with the hot-swap controller, the  $V_{\text{DD}}$  output can be used to power up the hot-swap controller.

The power FET remains off until the ON / PD signal is pulled high. When the ON / PD signal becomes high and the 1 ms insertion delay time ends, the power FET is charged up by the internal 12  $\mu A$  charge pump under the supervision of the soft-start control loop and the CLREF current limiting loop, which itself is a function of the  $V_{OUT}/V_{IN}$  voltage ratio, or alternately, the DAC output of a controller.



Fig. 21 - Start-Up Sequences Between SiC32305/6 and Front-End Controller

If the SiC32305/6 work as stand-alone devices (see Fig. 26), an external capacitor  $C_{ON}$  can be connected from ON / PD to ground for an automatic start-up. The internal 4.2  $\mu A$  current source charges the capacitor when  $V_{DD}$  is higher than UVLO. Also, ON / PD can be pulled up externally to the  $V_{DD}$  voltage. An internal current limit reference voltage (VCLREF) determines the current limit level.



Fig. 22 - Standalone Operating Schematic

## Vishay Siliconix

#### **Current Limit at Start-Up**

The SiC32305 and SiC32306 load current is limited by the VCLREF. The CS voltage is compared with the CLREF voltage through an OTA amplifier to regulate the power FET gate. This prevents the switch current from exceeding the CLREF defined current limit. The CLREF voltage is set per VOUT / VIN ratio during start-up to lower the current clamping level therefore lower power dissipation. Once  $V_{\text{OUT}}$  is ramped close to  $V_{\text{IN}}$ , the VCLREF can be raised to the full current limit, the power FET gate is fully enhanced, and the system is ready to draw power from the input.



Fig. 23 - Internal Current Limit Reference Voltage (VCLREF)

As shown in Fig. 27, in order to protect the device from overheating during start-up, a maximum current limit is included during start-up. When  $V_{OUT}$  is less 3.25 V, the internal VCLREF is clamped at 100 mV. When  $V_{OUT}$  is between 3.25 V and 40 % of  $V_{IN}$ , the VCLREF is clamped at 150 mV. When  $V_{OUT}$  is between 40 % and 80 % of  $V_{IN}$ , CLREF is clamped at 500 mV. When  $V_{OUT}$  is > 80 %  $V_{IN}$ , CLREF is clamped to 1.6 V.

The desired start-up current limit is a function of the CS resistor RCS. The CLREF voltage is calculated with equation (1):

$$I_{LIMIT\_SS} = \frac{V_{CLREF\_SS}}{CSgain \times R_{CS}}$$
 (1)

Where  $V_{\text{CLREF\_SS}}$  is the internal reference voltage at start-up. Then the  $V_{\text{OUT}}$  power-up ramp time can be approximately estimated with equation (2):

$$t_{RAMP} = \frac{V_{IN}}{I_{LOAD}} \times C_{OUT}$$
 (2)

The  $V_{OUT}$  ramp time varies with the load condition and the output capacitor ( $C_{OUT}$ ) while adopting the VCLREF current limit during start-up. Please refer to design calculator for circuit setting.

A capacitor connected to SS determines the soft-start time. When ON / PD is pulled high, a constant-current source ramps up the voltage on SS. The output voltage rises at aproximately ten times the SS slew rate. The SS capacitor can be set larger to increase the soft-start time.

During start-up, if the CS voltage reaches VCLREF, the power FET gate-to-source voltage is regulated to hold the FET current constant. If the over current clamp condition lasts for 250us, the switch is turned off. If the power FET remains on while the  $V_{\rm OUT}$  remains lower than 90 %  $V_{\rm IN}$  within the 200 ms maximum soft-start time, the power FET is shut down when the 200 ms time ends (see Fig. 28).



Fig. 24 - Start-Up at Fault

Vishay Siliconix

#### **Normal Operation**

When the output voltage has ramped up higher than 80 % V<sub>IN</sub>, the VCLREF voltage will be allowed to operate at full value, 1.6 V.

Once  $V_{OUT}$  has completed ramping, the charge pump will drive  $V_{GS}$  of the power FET to a fully enhanced phase. Fault supervision circuits will continue to monitor the need for corrective action.

#### **Current Limit at Normal Operation**

During normal operation, if the CS voltage exceeds VCLREF voltage for more than 2.3 ms, the switch will be turned off, and the PGD flag will latch. During this 2.3 ms window, the  $V_{GS}$  of the power FET remains fully enhanced unless short circuit or over-temperature fault is detected. No current limiting occurs during this 2.3 ms interval. If the PGD pin latches, the power supply or ON / PD of SiG32305 will require cycling to clear the latch.

The desired OCP threshold at normal operation is a function of the CS resistor ( $R_{CS}$ ). The threshold should be higher than the normal maximum load current, allowing the tolerances in the current sense value. The current limit can be set using equation (5):

$$I_{LIMIT} = \frac{V_{CLREF}}{CSgain \times R_{CS}}$$

Where  $V_{\text{CLREF}}$  is the voltage of CLREF in normal operation, which is 1.6 V.

CSgain is 20  $\mu$ A/A. For example, for V<sub>CLREF</sub> = 1.6 V, R<sub>CS</sub> = 2.7 k $\Omega$ ; the desired current limit is 30 A at normal operation.

#### **Short-Circuit Protection**

Regardless of the programmed OCP setting level, if a current greater than 100 A is observed, the power FET  $V_{\rm GS}$  is forced to turn off rapidly (typically within 200 ns) and the PGD fault will be latched.

SiC32305 will be latched off where as SiC32306 Auto retry 1s after fault is removed.

#### Auto-Retry Restart (SiC32306):

S25-0429-Rev. A, 28-Apr-2025

During short-circuit, overcurrent, or overtemperature faults, the FET turns off and auto-retries to restart after a 1-second delay.



Fig. 25 - SiC32306 Auto Retry after 1 s during short circuit at the outputs

#### ON / PD Control

ON / PD is used to control both the on/off of the internal power FET and the pull-down mode of the output voltage. When ON / PD is used for power FET on / off control, the FET is turned on if the ON / PD voltage is higher than 1.4 V. If the ON / PD voltage is lower than 1.2 V, the FET is turned off. If ON / PD is used for  $V_{OUT}$  pull-down mode, the ON / PD voltage should be driven to aproximately 1.1 V for more than 80  $\mu s$ . The device recognizes 0.8 V < ON / PD < 1.2 V as a special state that requires pulling down  $V_{OUT}$ .

The ON / PD has a fixed 1 ms insertion delay after  $V_{DD}$  and  $V_{IN}$  have passed the UVLO threshold. All fault functionality is operative during the insertion delay, a fault is detected, PGD will remain low and device won't start up. If a non-latching fault self-clears, then a 1 ms timer will begin once the ON\_PD pin is above 1.4 V. When  $V_{IN}$  is below the UVLO threshold an internal 1  $M\Omega$  pull down resistor will attempt to discharge the ON\_PD pin. Once  $V_{IN}$  UVLO is cleared, the pull down resistor is disabled and the 4.2  $\mu A$  charge current is enabled.

Once the ON / PD voltage is pulled higher than 1.4 V, and the 1 ms insertion delay ends, the internal charge pump charges the power FET's GATE. Once the GATE voltage reaches its threshold ( $V_{\rm GSTH}$ ), the power FET turns on (Fig. 29). The output voltage rises following the soft-start control loop retarding the Gate voltage until  $V_{\rm OUT}$  is sufficiently charged. This limits the power FET in-rush current.



Fig. 26 - Power FET On / Off Control by ON / PD When no Fault Occurs

If the SiC32305 works in stand-alone mode, a capacitor on ON / PD can be used for automatic start-up by the internal 4.2  $\mu$ A pull-up current source. Once the ON / PD voltage reaches its turn-on threshold, the power FET Gate is charged by the internal charge pump.

When the ON / PD voltage is set to around 1.1 V for more than 80  $\mu s$ , devices enter in pull-down mode (see  $\,$  Fig. 31). In pull-down mode, an integrated 625  $\Omega$  pull-down resistor discharges the output after a fixed delay time (2 ms). If the ON / PD signal is pulled low directly, the pull-down mode is disabled, and the switch output voltage discharges through the external load.

## Vishay Siliconix

4. Over-temperature protection at junction temperature TJ > 142  $^{\circ}$ C: once a fault is detected PGD is pulled low and latches. Over-temperature protection hysteresis is 20  $^{\circ}$ C.

The release of the fault latch can be accomplished by recycling  $V_{\text{IN}}$  or by toggling ON / PD.

Fig. 32 shows the FET on / off control with the PGD timing diagram.



Fig. 29 - FET On / Off Control With PGD Timing Diagram

#### **Damaged Integrated Power FET Detection**

Damaged integrated power FET detection includes FET drain-source shorts, gate-drain shorts, and gate-source shorts.

#### 1. D-S short detection during start-up

Once the  $V_{DD}$  is higher than the UVLO rising threshold, the controller detects a shorted pass FET during power-up by treating an output voltage that exceeds 70 % x  $V_{IN}$  during power up as a short on the MOSFET. Once the short is removed and the controller detects  $V_{OUT} < 70$  % x  $V_{IN}$ , and the hot-swap controller prepares for normal start-up.

#### 2. G-D short detection during start-up

The G-D short is detected by monitoring the G-S voltage. During power-up, the controller detects the power FET G-D short by the condition of power FET drain-to-gate voltage ( $V_{GS} > 2$  V). The fault is removed, and the controller detects  $V_{GS} < 2$  V.

#### 3. G-S, G-D short detection during normal operation

When the part operates normally and  $V_{OUT}$  remains higher than 90 % of  $V_{IN}$ , the controller determines the power FET G-S or G-D short by the  $V_{CP}$  -  $V_{GATE}$  voltage, where VCP is the internal charge pump voltage. If VCP - VGATE voltage falls belows threshold, the switch is off and PGD pulls low. The fault latch can be cleared by recycling  $V_{IN}$  or by toggling ON / PD.

# ON / PD > 1.4 V Around 1 V FET ON PD delay FET off Internal PD swtich on

Fig. 27 - PD Mode Control by ON / PD

The connection of ON / PD shown in Fig. 31. controls ON / PD through a resistor divider from the controller. For example, choose  $R_{ON}$  =100  $k\Omega.$  If ON / PD is only used for the power FET on / off control, the resistor  $R_{PD}$  can be set to 0  $\Omega.$  Pull-down mode can be set by selecting a 22  $k\Omega$   $R_{PD}$  resistor. ON / PD is set to around 1 V by the external resistor divider and the ON / PD internal 4.2  $\mu A$  current source.



Fig. 28 - ON / PD Connection

#### **PGD Report**

PGD is an open-drain, active-low signal which reports the eFuse status. When a fault occurs, or VOUT is below VTH\_PGD, PGD is pulled low.

Pull up PGD to the  $V_{DD}$  voltage through a 100  $k\Omega$  resistor. During the  $V_{DD}$  power-up, the PGD output is driven low. Before the power FET is turned on, the PGD fault state is checked during the ON / PD 1 ms insertion delay. All fault functionality is operative during the insertion delay time.

PGD flags the following fault events:

- Over-current protection: when the CS voltage exceeds the CLREF threshold during normal operation, the PGD is pulled low and latches after a 2.3 ms moderate over-current blanking time
- Short-circuit protection: when the load current reaches 100 A, short circuit current threshold rapidly, PGD is pulled low immediately and latches
- 3. The integrated power FET D-S, G-D, and G-S short detection: detailed performance characteristics can be reviewed in the "Damaged Integrated Power FET Detection" section. Although these faults cause PGD either to pull low immediately, or stays low, the PGD pin does not latch unless the 200 ms soft start timer expires.

Vishay Siliconix

The power FET short faults are listed in Table 1

| TABLE 1 -<br>THE POWER FET SHORT FAULTS |             |                                                              |                                                             |  |  |  |  |
|-----------------------------------------|-------------|--------------------------------------------------------------|-------------------------------------------------------------|--|--|--|--|
| FET FAULT DETECTION CONDITION PGD FLA   |             |                                                              |                                                             |  |  |  |  |
| Start-up                                | D - S       | V <sub>OUT</sub> > 70 % x V <sub>IN</sub>                    | Keep low until<br>V <sub>OUT</sub> < 70 % x V <sub>IN</sub> |  |  |  |  |
| FET short                               | G-D         | V <sub>GS</sub> > 2 V                                        | Keep low until V <sub>GS</sub> < 2 V                        |  |  |  |  |
| Normal<br>operation<br>FET short        | G-D/<br>G-S | (V <sub>CP</sub> - V <sub>GATE</sub> ) > 2 V<br>after 200 ms | Pull low                                                    |  |  |  |  |

#### **Input and Output Transient Protection**

The hot-swap system experiences positive transients on the input during a hot plug or rapid turn-off with high current due to parasitic inductance in the input circuit.

For input transient protection, a TVS diode (transient voltage suppressor, a type of Zener diode) may be required on the input to limit transient voltages below the absolute maximum ratings.

The output may experience negative transients during rapid turn-off with high current due to inductance in the output circuit. The lowest voltage allowed on the device output is -0.3  $V_{DC}$  and -1 V for 500  $\mu$ s transient pulse. If a transient makes OUT more negative, the internal ESD Zener diode attached to the pin will become forward biased, and the current will be conducted across the substrate to the ground. The internal ESD diode may not be strong enough to sustain a large current, and the current may disrupt normal operation or, if large enough, damage the part.

An output voltage clamp diode may be required on the output to limit negative transients. Select a Schottky diode with a low forward voltage at the anticipated current during an output short. By doing this, the negative voltage spike at the output terminal can be clamped at less than -0.7 V, thus the IC is protected during a short output.

#### **Current Sense (CS Output)**

CS provides a current proportional to the output current (the current through the power device). The gain of the current sense is 20  $\mu$ A/A.

There is a resistor ( $R_{CS}$ ) connected from CS to form an external voltage. Use equation (6) and equation (7) to determine a proper reference voltage:

 $I_{CS} = I_{OUT} \times 20 \mu A/A^{(6)}$  $V_{CS} = I_{CS} \times R_{CS}^{(7)}$ 

#### **Current Monitor (I<sub>MON</sub> Output)**

The gain of the current monitor is  $20 \,\mu\text{A/A}$ . There is a resistor (R<sub>IMON</sub>), connected from I<sub>MON</sub> to ground. The I<sub>MON</sub> voltage range of 0 V to 1.6 V is required to keep I<sub>MON</sub>'s output current linearly proportional to the output current use equation (8) and equation (9) to determine a proper reference voltage:

 $I_{MON} = I_{OUT} \times 20 \mu A/A^{(8)}$ 

 $V_{IMON} = I_{MON} \times R_{IMON}$  (9)

The current monitor output can be used by the controller to accurately monitor the output current. Place a 100 nF capacitor from  $I_{MON}$  to GND to smooth the indicator voltage.

Generally, connect a 2 k $\Omega$  resistor (R<sub>IMON</sub>) to ground to set the gain of the output, which is about 20 mV per ampere. For best accuracy, use resistors within 1 percent.

#### Temperature Sense Output, V<sub>TEMP</sub>

 $V_{TEMP}$  reports the junction temperature. It is a voltage output proportional to the junction temperature. The  $V_{TEMP}$  output voltage is 10 mV/°C with a 200 mV offset. See equation (10):

 $V_{TEMP} = T_{JUNCTION} \times 10 \text{ mV/}^{\circ}\text{C} + 200 \text{ mV}^{(10)}$ 

For example, if the junction temperature is 100 °C, the  $V_{TEMP}$  voltage is 1.2 V. If  $V_{TEMP} = 0$  V, the junction temperature is about -20 °C. The total temperature sense range is -20 °C to +140 °C. When the junction temperature is below -20 °C,  $V_{TEMP}$  remains at 0 V.

#### **Thermal Protection**

The device temperature is sensed by monitoring the junction temperature of the IC. The temperature information can be read from  $V_{\text{TFMP}}$ .

The device itself has thermal protection. When the junction temperature exceeds the threshold (142 °C), the power FET is turned off, and PGD is pulled low.

#### **UVLO Protection**

The device has a under-voltage lockout protection feature on  $V_{DD}$  exceeds the UVLO threshold. The devices can start up only when  $V_{DD}$  exceeds the UVLO threshold. The UVLO protection is non-latching fault.

#### **APPLICATION SCHEMATICS**



Fig. 30 - SiC32305, SiC3206 Proposed Circuit

The ON pin can interface with micro-processor for on / off and discharge control. Toggling the ON pin will reset the fuse latch. The ON / PD can also be connected to a voltage divider from  $V_{IN}$  to set circuit UVLO level.



## Vishay Siliconix

| PRODUCT SUMMARY                                   |                                                               |                                                                                                       |  |  |  |  |  |
|---------------------------------------------------|---------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Part number                                       | SiC32305                                                      | SiC32306                                                                                              |  |  |  |  |  |
| Description                                       | 1.2 mΩ, hot-swap eFuse, $I_{MON}$ , PGD report latch on fault | 1.2 m $\Omega$ , hot-swap eFuse, I <sub>MON</sub> , PGD report auto-retry, 1 s after fault is removed |  |  |  |  |  |
| Configuration                                     | Stand alone                                                   | Stand alone                                                                                           |  |  |  |  |  |
| Slew rate time (µs)                               | Adjustable                                                    | Adjustable                                                                                            |  |  |  |  |  |
| On delay time (µs)                                | 1000                                                          | 1000                                                                                                  |  |  |  |  |  |
| Input voltage min. (V)                            | 4.5                                                           | 4.5                                                                                                   |  |  |  |  |  |
| Input voltage max. (V)                            | 25                                                            | 25                                                                                                    |  |  |  |  |  |
| On-resistance at input voltage min. (m $\Omega$ ) | 1.2                                                           | 1.2                                                                                                   |  |  |  |  |  |
| On-resistance at input voltage max. (mΩ)          | 1.2                                                           | 1.2                                                                                                   |  |  |  |  |  |
| Quiescent current at input voltage min. (µA)      | 2100                                                          | 2100                                                                                                  |  |  |  |  |  |
| Quiescent current at input voltage max. (µA)      | 2800                                                          | 2800                                                                                                  |  |  |  |  |  |
| Output discharge (yes / no)                       | Yes                                                           | Yes                                                                                                   |  |  |  |  |  |
| Reverse blocking (yes / no)                       | No                                                            | No                                                                                                    |  |  |  |  |  |
| Continuous current (A)                            | 30                                                            | 30                                                                                                    |  |  |  |  |  |
| Package type                                      | PowerPAK MLP28S-44                                            | PowerPAK MLP28S-44                                                                                    |  |  |  |  |  |
| Package size (W, L, H) (mm)                       | 4 x 4 x 1                                                     | 4 x 4 x 1                                                                                             |  |  |  |  |  |
| Status code                                       | -                                                             | -                                                                                                     |  |  |  |  |  |
| Product type                                      | Hot swap, eFuse, slew rate, current report                    | Hot swap, eFuse, slew rate, current report                                                            |  |  |  |  |  |
| Applications                                      | Computers, telecom, industrial                                | Computers, telecom, industrial                                                                        |  |  |  |  |  |

Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package / tape drawings, part marking, and reliability data, see <a href="https://www.vishay.com/ppg261688">www.vishay.com/ppg261688</a>.



# Vishay Siliconix

#### PowerPAK® MLP44-28L Land Pattern



#### Recommended Land Pattern vs. Case Outline





## **Legal Disclaimer Notice**

Vishay

### **Disclaimer**

ALL PRODUCT, PRODUCT SPECIFICATIONS AND DATA ARE SUBJECT TO CHANGE WITHOUT NOTICE TO IMPROVE RELIABILITY, FUNCTION OR DESIGN OR OTHERWISE.

Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained in any datasheet or in any other disclosure relating to any product.

Vishay makes no warranty, representation or guarantee regarding the suitability of the products for any particular purpose or the continuing production of any product. To the maximum extent permitted by applicable law, Vishay disclaims (i) any and all liability arising out of the application or use of any product, (ii) any and all liability, including without limitation special, consequential or incidental damages, and (iii) any and all implied warranties, including warranties of fitness for particular purpose, non-infringement and merchantability.

Statements regarding the suitability of products for certain types of applications are based on Vishay's knowledge of typical requirements that are often placed on Vishay products in generic applications. Such statements are not binding statements about the suitability of products for a particular application. It is the customer's responsibility to validate that a particular product with the properties described in the product specification is suitable for use in a particular application. Parameters provided in datasheets and / or specifications may vary in different applications and performance may vary over time. All operating parameters, including typical parameters, must be validated for each customer application by the customer's technical experts. Product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein.

Hyperlinks included in this datasheet may direct users to third-party websites. These links are provided as a convenience and for informational purposes only. Inclusion of these hyperlinks does not constitute an endorsement or an approval by Vishay of any of the products, services or opinions of the corporation, organization or individual associated with the third-party website. Vishay disclaims any and all liability and bears no responsibility for the accuracy, legality or content of the third-party website or for that of subsequent links.

Vishay products are not designed for use in life-saving or life-sustaining applications or any application in which the failure of the Vishay product could result in personal injury or death unless specifically qualified in writing by Vishay. Customers using or selling Vishay products not expressly indicated for use in such applications do so at their own risk. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay. Product names and markings noted herein may be trademarks of their respective owners.