AUTOMOTIVE HALOGEN FREE Vishay Siliconix # 6 A, 33 m $\Omega$ , 2.8 V to 23 V eFuse With Accurate Current Limit and Programmable OVP # **OPERATION DESCRIPTION** The SIPQ32434A and SIPQ32434B are single-channel load switches that integrate multiple control and protection features, which provide increased controllability and reliability, with simplified designs and minimal external components. The SIPQ32434A and SIPQ32434B protect both power sources and downstream circuitry connected to the switch from overloads, short circuits, voltage surges, and excessive inrush currents. The output current limit can be set by a single external resistor. $V_{\text{IN}}$ overvoltage protection and undervoltage lockout threshold levels can be set with an external resistor network. $V_{\text{IN}}$ inrush current requirements can be set with a single external soft start capacitor. Upon switch-off due to latchable faults, the SIPQ32434A will latch the power switch off and the PGD will remain low. The switch can restart by resetting the EN or $V_{\rm IN}$ . The SIPQ32434B will auto retry if there is no OTP or OVP fault. The retry delay time is 32 times the soft start time set by the CSS. The switch is characterized for operation over a junction temperature range of -40 °C to +125 °C. ## **APPLICATIONS** - · Automotive infotainment - ADAS and auto-pilot - · Cameras and sensors - USB hubs - · Holdup power switching - · Power management # **FEATURES** - · Qualified for automotive applications - AEC-Q100 qualified: - Device temperature grade 1 - Device HBM ESD classification level 2 - Device CDM ESD classification level C4B method 2 - 2.8 V to 23 V operation voltage - 28 V max. voltage rating with 24 V internal OVP - 33 mΩ typical switch resistance - 0.5 A to 6 A current limit setting range - Current limit accuracy of ± 7 % - Fast short circuit protection response - OCP triggering without overhead current - Programmable turn-on slew rate - Turn-on delay: 190 μs - Adjustable OVP (and fixed 24 V OVP at V<sub>IN</sub>) - Adjustable UVLO - Over-temperature protection - PGD: power good indicator output - Compact TDFN10 3 mm x 3 mm package (for commercial applications, please refer to SIP32434) - Active reverse blocking feature available with SIPQ32433 - Material categorization: for definitions of compliance please see <a href="https://www.vishay.com/doc?99912"><u>www.vishay.com/doc?99912</u></a> #### TYPICAL APPLICATION CIRCUIT Fig. 1 - Application Circuit | ORDERING INFORMATION | | | | | | | | | |----------------------|------------------|--------------------------|-------------------------------------|--------|-----------------|----------------------|-------------|--| | PART NUMBER | OCP<br>RESPONSE | $R_{DS(on)}$ $(m\Omega)$ | TRUE REVERSE<br>CURRENT<br>BLOCKING | REPORT | MARKING<br>CODE | PACKAGE | LEAD FINISH | | | SIPQ32434ADN-T1E3 | Latch | 33 | No | PG | Q434A | DFN10 3 mm x 3<br>mm | - Matte tin | | | SIPQ32434BDN-T1E3 | Auto-retry | 33 | No | PG | Q434B | DFN10 3 mm x 3<br>mm | | | | SIPQ32434AEVB | Evaluation board | | | | | | | | | SIPQ32434BEVB | Evaluation board | | | | | | | | | ABSOLUTE MAXIMUM RATINGS | | | | | | |----------------------------------------------------------|------------------|-----------------------------------------------------------------|------|--|--| | PARAMETER | CONDITION | LIMIT | UNIT | | | | Input voltage (V <sub>IN</sub> ) | Reference to GND | -0.3 to +28 | | | | | Output voltage (V <sub>OUT</sub> ) | Reference to GND | -0.3 to (V <sub>IN</sub> + 0.3) or 28,<br>whichever comes first | | | | | | | -5 V for +5 μs | | | | | EN voltage | Reference to GND | -0.3 to +28 | V | | | | OVP | Reference to GND | -0.3 to +6.0 | | | | | SS | Reference to GND | -0.3 to +6.0 | | | | | I <sub>LIM</sub> | | -0.3 to +6.0 | | | | | PGD | | -0.3 to +6.0 | | | | | Maximum continuous switch current | SIPQ32434 | 6 | Α | | | | Thermal resistance (thJA) | | 44.8 | °C/W | | | | ESD rating | HBM | ± 2 | kV | | | | ESD rating | CDM | ± 0.75 | KV | | | | Latch up current (V <sub>IN</sub> and V <sub>OUT</sub> ) | | 200 | mA | | | | MSL rating | | MSL1 | | | | | Temperature | | | | | | | Operating junction temperature | | -40 to 150 | | | | | Maximum operating junction temperature | | +150 | °C | | | | Storage temperature | | -65 to +150 | | | | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. | RECOMMENDED OPERATING RANGE | | | | | |----------------------------------|-------------|------|--|--| | ELECTRICAL | LIMIT | UNIT | | | | Input voltage (V <sub>IN</sub> ) | 3 to 23 | V | | | | Operating junction temperature | -40 to +125 | °C | | | | | | TEST CONDITIONS UNLESS SPECIFIED | | LIMITS | LIMITS | | | |---------------------------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------|--------|----------|--| | PARAMETER | SYMBOL | $V_{IN} = 12 \text{ V}, T_{J} = -40 ^{\circ}\text{C} \text{ to } +125 ^{\circ}\text{C},$ | MIN. | TYP. | MAX. | UNIT | | | | | $V_{EN(H)} = 2.4 \text{ V}, C_{OUT} = 0.1 \mu\text{F}, R_{LIM} = 4.1 k\Omega$ | 141114. | 1117. | WAA. | | | | Power Supply | ., | T | | l | | T | | | Power input voltage | V <sub>IN</sub> | Operating input voltage range | 2.8 | - | 28 | V | | | Quiescent current | I <sub>Q(ON)</sub> | EN = 1.8 V, V <sub>IN</sub> = 2.8 V to 28 V, V <sub>OUT</sub> open | - | 230 | 340 | | | | Shutdown current | I <sub>Q(SD)</sub> | V <sub>IN</sub> = 2.8 V to 28 V, EN = 0 V, T <sub>A</sub> = 25 °C | - | 0.8 | 5 | μΑ | | | OVP switch-off current | I <sub>Q(OVP)</sub> | V <sub>IN</sub> = 2.8 V to 28 V, EN = 2.4 V, OVP = 1.4 V | - | 1 | - | | | | V <sub>IN</sub> ULVO | | | | | | | | | Switch V <sub>OUT</sub> leakage | I <sub>UVLO_OUT</sub> | V <sub>IN</sub> = 2.3 V | -500 | - | +500 | nA | | | Switch V <sub>IN</sub> leakage | I <sub>UVLO_IN</sub> | | - | 27 | 50 | μΑ | | | Overvoltage Protection | | | | | | | | | OVP threshold | V <sub>OVP</sub> | $V_{IN}$ = 12 V, OVP rising, $T_A$ = 25 °C | 1.14 | 1.2 | 1.26 | V | | | OVP hysteresis | OVP <sub>HST</sub> | | 60 | 105 | 140 | mV | | | OVP leakage | I <sub>OVP</sub> | V <sub>OVP</sub> = 1.2 V on the pin, T <sub>A</sub> = 25 °C | - | 40 | 100 | nA | | | IN pin internal fixed OVP | IN <sub>OVP</sub> | T <sub>A</sub> = 25 °C | 23 | 24 | 25.6 | V | | | EN / UVLO | | | | | | | | | EN on threshold | V <sub>UVPR</sub> | V <sub>EN</sub> rising | - | 1.25 | - | | | | EN off threshold | V <sub>UVPF</sub> | V <sub>EN</sub> falling | - | 1.05 | - | V | | | EN / UVLO leakage | | V <sub>EN</sub> = 1.2 V | -0.25 | - | +0.25 | μA | | | Overcurrent Protection | | LIV | | L | | <u> </u> | | | | T | Voltage that triggers the OCP | | | | T | | | Current limit voltage threshold | $V_{OCP}$ | shown on I <sub>LIM</sub> pin | - | 0.6 | - | VCu | | | | | $V_{IN}$ - $V_{OUT}$ = 1 V, $R_{LIM}$ = 2.06 k $\Omega$ | 5.58 | 6 | 6.42 | | | | | | $V_{IN} - V_{OUT} = 1 \text{ V, } R_{LIM} = 3.53 \text{ k}\Omega$ | 3.22 | 3.5 | 3.78 | 1 | | | Current limit accuracy | I <sub>OCP</sub> | $V_{\text{IN}}$ - $V_{\text{OUT}}$ = 1 V, $R_{\text{LIM}}$ = 8.24 k $\Omega$ | 1.32 | 1.5 | 1.68 | A | | | | | $V_{IN} - V_{OUT} = 1 \text{ V, R}_{LIM} = 24.72 \text{ k}\Omega$ | 0.43 | 0.5 | 0.58 | | | | Current limit setting range | | Minimum R <sub>LIM</sub> = 1.74 kΩ | 0.5 | - | 7.1 | † | | | Current limit hold-up time | t <sub>ILIM</sub> | Current limiting timeout, if no OTP | 3 | 6 | 9 | ms | | | Power Switch | -ILIIVI | | | | | 1 | | | | | V <sub>IN</sub> = 5 V to 22 V, I <sub>OUT</sub> = 1 A, T <sub>J</sub> = 25 °C | _ | 33 | 41 | | | | ON resistance | R <sub>DS(ON)</sub> | $V_{IN} = 5 \text{ V to } 22 \text{ V}, I_{OUT} = 1 \text{ A}, T_{J} = 85 \text{ °C}$ | _ | - | 48 | mΩ | | | PGD, Power Good | | VIN = 3 V to 22 V, 1001 = 1 A, 11 = 03 C | - | | 40 | <u> </u> | | | PGD pull-down resistance | D | V <sub>IN</sub> = 5 V, output pin = 0.1 V | | 5.2 | 10 | Ω | | | PGD oll leakage | R <sub>PG</sub> | | | | | 1 | | | | I <sub>PG</sub> | Biased with 5 V <sub>DC</sub> | - | 0.01 | 1 | μA | | | Switching Characteristics | | | | | | | | | EN / UVLO | | T = = | | T . | T . | T | | | Switch turn-on delay time | T <sub>ON_DLY</sub> | From EN / UVLO voltage, $V_{UVPR}$ to $V_{OUT}$ reaches 10 % $V_{IN}$ , $R_L$ = 10 $\Omega$ , $C_L$ = 10 $\mu$ F, $C_{SS}$ open | - | 220 | - | μs | | | Shutdown delay | T <sub>OFF_DLY</sub> | From EN / UVLO low to $V_{OUT}$ = 0.9 x $V_{IN}$ , $R_L$ = 10 $\Omega$ , $C_L$ = 10 $\mu$ F, $C_{SS}$ open | - | 10 | - | | | | OVP Timing | | | | | | | | | OVP off time | t <sub>OVP</sub> | $R_L$ = 100 $\Omega$ , $C_L$ = 0 μF, OVP steps from 1 V to 1.4 V; measured from OVP pin voltage crossing 1.2 V threshold to $V_{OUT}$ = 0.9 x $V_{IN}$ | - | 0.3 | 1 | | | | Internal OVP off time | t <sub>OVP_INT</sub> | $R_L$ = 100 $Ω$ , $C_L$ = 0 μF, $V_{IN}$ steps from 22 V to 26 V; measured from $V_{IN}$ pin voltage crossing 24 V threshold to $V_{OUT}$ = 0.9 x $V_{IN}$ | - | 1.5 | - | μs | | | Flag reporting delay | | PGD pull up to 5 V through a 100 kΩ;<br>delay time from OVP pin voltage step | | | 2 | ] | | | ELECTRICAL SPECIFICATIONS | | | | | | | |---------------------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------|------|------| | | SYMBOL | TEST CONDITIONS UNLESS SPECIFIED | | LIMITS | | | | PARAMETER | | $V_{IN}$ = 12 V, $T_{J}$ = -40 °C to +125 °C,<br>$V_{EN(H)}$ = 2.4 V, $C_{OUT}$ = 0.1 $\mu$ F, $R_{LIM}$ = 4.1 $k\Omega$ | MIN. | TYP. | MAX. | UNIT | | Overcurrent protection | | | | | | | | Moderate overcurrent protection | t <sub>OCP</sub> | Load current is 120 % of current limit threshold | ı | 1.1 | - | μs | | Soft Start Control | | | | | | | | Output rise up time | | $V_{IN} = 12 \text{ V}, \text{ R}_{L} = 10 \ \Omega, \text{ C}_{L} = 10 \ \mu\text{F}, \text{ V}_{OUT} \text{ from} \\ 10 \ \% \text{ to } 90 \ \% \text{ V}_{IN}, \text{ C}_{SS} \text{ open}$ | - | 560 | - | μs | | | t <sub>R</sub> | $V_{IN} = 12 \text{ V}, \text{ R}_{L} = 10 \ \Omega, \text{ C}_{L} = 10 \ \mu\text{F}, \text{ V}_{OUT} \text{ from} \\ 10 \ \% \text{ to } 90 \ \% \ \text{V}_{IN}, \text{ C}_{SS} = 22 \ \text{nF}$ | - | 4.7 | - | ms | | SS charge current | | | ı | 5 | - | μΑ | | Auto Retry | Auto Retry | | | | | | | Auto retry cycle | RTY <sub>cnt</sub> | Delay time of restart after all faults are removed; this is defined as the number of cycles of soft start time set by C <sub>SS</sub> | ı | 32 | ı | | | Thermal Shutdown | | | | | | | | Thermal shutdown | _ | Temperature increases | ı | 165 | - | °C | | Thermal shutdown hysteresis | | | - | 45 | - | °C | # **PACKAGE OUTLINE** DFN10, pin 1 dot marking is on top of the device Fig. 2 - Pin Out Drawing (top view) | PIN DESCRIPTION | | | | | | |-----------------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | PIN # | NAME | FUNCTION | | | | | 1, 2 | V <sub>IN</sub> | Power switch input pins; two pins are fused inside the package | | | | | 3 | SS | A capacitor from this pin to GND sets output voltage slew rate | | | | | 4 | EN / UVLO | Active gigh switch control input; V <sub>THL</sub> < 0.3 V, V <sub>THH</sub> > 1.4 V | | | | | 5 | I <sub>LIM</sub> / I <sub>MON</sub> | A resistor from this pin to GND sets the overload and short-circuit current limit; the pin can be used for current reporting, referring to the voltage developed over the current limit setting resistor | | | | | 6 | GND | Ground | | | | | 7 | OVP | Input for setting the programmable overvoltage protection threshold. An overvoltage event turns-off the internal FET and asserts FLT to indicate the overvoltage fault | | | | | 8 | PGD | Open drain output, when $V_{OUT}$ is $\geq$ 95 % $V_{IN}$ , and none of the following faults are triggered: OT, OC, OV | | | | | 9, 10 | V <sub>OUT</sub> | Power switch output pins; two pins are fused inside the package | | | | | Exposed pad | GND | The package's central exposed pad must be connected to the ground plane; optimal PCB thermal design will enhance device performance | | | | # **FUNCTIONAL BLOCK DIAGRAM AND TRUTH TABLE** | TRUTH TABLE | | | | | | |-------------|--------|--|--|--|--| | EN | SWITCH | | | | | | 1 | ON | | | | | | 0 | OFF | | | | | Fig. 3 - Device Block Diagram Fig. 4 - Quiescent Current vs. Input Fig. 5 - Quiescent Current vs. Temperature Fig. 6 - Shutdown Current vs. Input Fig. 7 - Switch Off Current vs. Input Fig. 8 - On Resistance vs. Input Fig. 9 - Shutdown Current vs. Temperature Fig. 10 - Switch Off Current vs. Temperature Fig. 11 - On Resistance vs. Temperature Fig. 12 - Soft Start Current vs. Input Voltage VIN Fig. 13 - Threshold Voltage vs. Input Voltage $V_{\text{IN}}$ Fig. 14 - Soft Start Current vs. Temperature Fig. 15 - EN Current vs. EN Voltage Fig. 16 - Enable Resistance vs. Temperature Fig. 17 - Rise Time vs. Temperature Fig. 18 - Turn On Delay Time vs. Temperature Fig. 19 - Turn Off Delay Time vs. Temperature Fig. 20 - Overvoltage Protection Threshold vs. Temperature #### TYPICAL CHARACTERISTICS Fig. 21 - Turn On by EN $V_{IN}$ = 12 V, $R_L$ = 6 $\Omega,$ $C_L$ = 220 $\mu F,$ $C_{SS}$ = 22 nF, $R_{LIM}$ = 1.74 $k\Omega$ Fig. 24 - Turn On by Hot-Plug of V<sub>IN</sub> V<sub>IN</sub> = 12 V, R<sub>L</sub> = 6 $\Omega$ , C<sub>L</sub> = 220 $\mu$ F, C<sub>SS</sub> = 133 nF, R<sub>LIM</sub> = 1.74 k $\Omega$ EN Voltage Divider Resistors, 1 M $\Omega$ and 127 k $\Omega$ Fig. 22 - Turn Off by EN V<sub>IN</sub> = 12 V, R<sub>L</sub> = 6 $\Omega$ , C<sub>L</sub> = 220 $\mu$ F, C<sub>SS</sub> = 22 nF, R<sub>LIM</sub> = 1.74 k $\Omega$ Fig. 25 - Turn On by V<sub>IN</sub> When EN is 3 V V<sub>IN</sub> = 12 V, R<sub>L</sub> = 6 $\Omega$ , C<sub>L</sub> = 220 $\mu$ F, C<sub>SS</sub> = 133 nF, R<sub>LIM</sub> = 1.74 $k\Omega$ Fig. 23 - Turn On by V<sub>IN</sub> $V_{IN} = 12~V,~R_L = 6~\Omega,~C_L = 220~\mu\text{F},~C_{SS} = 133~n\text{F},~R_{LIM} = 1.74~\text{k}\Omega$ EN Voltage Divider Resistors, 1 M $\Omega$ and 127 k $\Omega$ Fig. 26 - Turn On by EN Into Resistive Load V<sub>IN</sub> = 12 V, R<sub>L</sub> = 6 $\Omega$ , C<sub>SS</sub> = 133 nF, R<sub>LIM</sub> = 1.74 k $\Omega$ Fig. 27 - Turn On by EN Into Capacitive Load V<sub>IN</sub> = 12 V, C<sub>L</sub> = 220 $\mu$ F, C<sub>SS</sub> = 47 nF, R<sub>LIM</sub> = 1.74 k $\Omega$ Fig. 30 - Turn On by EN Into OCP Load V<sub>IN</sub> = 12 V, R<sub>L</sub> = 2 $\Omega$ , C<sub>L</sub> = 220 $\mu$ F, C<sub>SS</sub> = 133 nF, R<sub>LIM</sub> = 1.74 k $\Omega$ Fig. 28 - Turn On Into Output Short $V_{IN}$ = 12 V, $C_{SS}$ = 133 nF, $I_{LIM}$ = 1.74 $k\Omega$ Fig. 31 - Output Short With a 2 $\Omega$ Load V<sub>IN</sub> = 12 V, R<sub>L</sub> = 2 $\Omega$ , C<sub>SS</sub> = 133 nF, R<sub>LIM</sub> = 1.74 k $\Omega$ Fig. 29 - Turn On Into Output Short, Auto-Retry ${\rm V_{IN}}$ = 12 V, ${\rm C_{SS}}$ = 133 ${\rm \mu F}$ , ${\rm R_{LIM}}$ = 1.74 $k\Omega$ Fig. 32 - Over Current Protection Increase Load Current Slowly $V_{IN} = 12 \ V, \ C_L = 220 \ \mu F, \ C_{SS} = 133 \ nF, \ R_{LIM} = 1.74 \ k\Omega$ Fig. 33 - Over Voltage Protection R<sub>L</sub> = 12 $\Omega$ , C<sub>L</sub> = 100 $\mu$ F, C<sub>SS</sub> = 27 nF, R<sub>LIM</sub> = 1.74 k $\Omega$ , OVP Set to 15.6 V www.vishay.com Vishay Siliconix # **OVERVIEW** The SIPQ32434A and SIPQ32434B are load switches with comprehensive integrated control features that simplify the design and increase the reliability of the circuitry connected to the switch. The 32 m $\Omega$ switches are designed to operate in the 2.8 V to 23 V range. An internally generated gate drive voltage ensures good $R_{ON}$ linearity over the input voltage operating range. The devices start their operation by checking the $V_{IN}$ , $V_{OUT}$ , OVP, and EN / UVLO pins. When the voltages are in the ranges without exceeding under- or over-voltage protection thresholds, the PGD open drain switch is off. A high level on the EN / UVLO pin enables the internal MOSFET to start conducting and allows current to flow from IN to OUT. When EN / UVLO is held low, the internal MOSFET is turned off. After a successful turn-on sequence, the device now actively monitors its load current, input voltage, and protects the load from harmful over-current, and over-voltage conditions. A built-in thermal sense circuit will detect junction over temperature and shut down the switch for safety. # SWITCH ON / OFF, AND UNDER-VOLTAGE LOCK OFF PROTECTION - UVLO EN / UVLO pin controls the on / off of the power switch. When EN / UVLO is at a logic high the switch is on. When EN / UVLO is at a logic low, the switch is off. The SIPQ32434A and SIPQ32434B implement under-voltage protection on the EN / UVLO to turn off the output. It is a user-defined under-voltage protection setting to flexibly select the proper minimum applied voltage for the downstream load or the device's proper operation. The diagram shows how a resistor divider from supply to GND can be used to set the UVLO set point for a given voltage supply level. The resistors must be sized large enough to minimize the constant leakage from supply to ground through the resistor divider network. At the same time, keep the current through the resistor network sufficiently larger than the leakage current on the EN / UVLO pin to minimize the error in the resistor divider ratio. $$R_{EN1} = \frac{R_{EN2}(V_{IN} - V_{UVPR})}{V_{UVPR}}$$ Where V<sub>UVPR</sub> is 1.25 V. UVLO turn off delay (TOFF DLY) is typically 550 µs and turn on delay TON DLY is typically 500 µs. Fig. 35 - Switching Times # **OVER-VOLTAGE PROTECTION (OVP)** The SIPQ32434A and SIPQ32434B implement overvoltage protection (OVP) on both the $V_{IN}$ and OVP pins to protect the output load in the event of an input over-voltage. When the input exceeds the over-voltage protection thresholds $V_{OVP(R)}$ or the IN<sub>OVP</sub>, which is typically 24 V, the device turns off the output within $t_{OVP}$ , while the PGD asserts in the meantime. As long as an over-voltage condition is present on the input, the device stays disabled and the output will be turned off. Over-voltage is a non-latchable fault. Once the input voltage returns to the normal operating range, the device attempts to start up normally. $$\frac{R_{OVP1}}{R_{OVP2}} = \frac{V_{IN(OVP)} - 1.2 \text{ V}}{1.2 \text{ V}}$$ OVP voltage divider resistors total resistance should not be over 2.5 M $\Omega$ . Fig. 37 # **INRUSH CURRENT, AND OVER-CURRENT PROTECTION** The SIPQ32434A and SIPQ32434B incorporate two protections against over-current: - Adjustable slew rate (SR) for inrush current control - Adjustable over-current protection / active current limit to protect against overload conditions The over-current protection (OCP) is active also during soft start. The over-current protection circuit controls the switch impedance to limit the current to the level programmed by the $R_{LIM}$ resistor. If the over-current condition persists for more than 6 ms (typ.), the switch shuts off and alert the drain FLG is asserted, pulling the pin to GND. # **SLEW RATE CONTROL** An inrush current happens when the switch turns on into a large output capacitance. If the inrush current is not controlled, it can damage the input connectors and / or cause the system power supply to droop, leading to unexpected restarts elsewhere in the system. The SIPQ32434A and SIPQ32434B provide integrated output slew rate control to manage the inrush current during start-up. This is achieved by forcing the $V_{OUT}$ to follow the voltage on a soft start capacitor. A constant current source of 5 $\mu$ A charges the $C_{SS}$ , generating a linear ramp up voltage on $C_{SS}$ . The inrush current is proportional to the load capacitance and rising slew rate. The following equation can be used to calculate the slew rate required to limit the inrush current (I<sub>INRUSH</sub>) for a given load capacitance (C<sub>OUT</sub>): $$SR (V/ms) = \frac{I_{INRUSH} (mA)}{C_{OUT} (\mu F)}$$ $$T_{SS} = \frac{V_{IN}}{SR} = V_{IN} \times \frac{C_{OUT} (\mu F)}{I_{INRUSH} (mA)}$$ An external capacitor can be connected to the soft start (SS) pin to control the rising slew rate and lower the inrush current during turn-on. The output voltage follows the required $C_{SS}$ capacitance to produce a given slew rate, which can be calculated using the following formula: $$C_{SS} = \frac{(I_{SS} \times 9)}{SR}$$ The fastest output slew rate is achieved by leaving the soft start pin open. PGD is pulled through a resistor to an external voltage source Fig. 38 ## **CURRENT LIMIT SETTING** The SIPQ32434A and SIPQ32434B actively monitor the current flow through the switch and provide a quick response to over-current conditions by actively regulating the current to a set limit. The current limit is set by connecting a resistor between the I<sub>LIM</sub> pin and GND. R<sub>LIM</sub> can be calculated by the following formula for a desired current limit: $$SR (V/ms) = \frac{I_{INRUSH} (mA)}{C_{OUT} (\mu F)}$$ $$R_{LIM} = \frac{0.6 \text{ V}}{I_{LIM}} \times 20 600$$ When the load current exceeds the threshold ( $I_{LIM}$ ), the parts respond within 1 $\mu$ s (typ.) to turn off the switch and then regulate the switch gate voltage to limit the output current to the set $I_{LIM}$ level. During this brief period before the over-current protection circuit is engaged, the parts will see a surge current, especially under a severe output short condition. The magnitude of the surge current developed during the period when the over-current protection is not engaged is determined by impedance in the loop from the input current source to ground and the response time. This impedance is the sum total of the current source impedance, the path resistance and inductance, and the load impedance. If the over-current condition persists for more than 6 ms / typ., the switch shuts off. When $V_{OUT}$ falls below 95 % of $V_{IN}$ , the PGD is pulled low. The device will exit current limiting when the load current falls below $I_{LIM}$ before the end of the current limit period. The control circuit will increase the gate drive in the same manner as the soft start when the switch exits from the current limit mode. www.vishay.com # Vishay Siliconix The current limit mode could result in excessive power on the switch, which increases the $T_J$ quickly. The SIPQ32434A and SIPQ32434B have OTP, providing an enhanced level of production. Once the device is off due to OCP or OTP faults, the SIPQ32434A stays in the latch-off state and the SIPQ32434B auto-retries after 32 times of the programmed soft start time. They can be reset by toggling $V_{\rm IN}$ or EN / UVLO. PGD is pulled through a resistor to an external voltage source Fig. 39 - Over-Current Protection PGD is pulled through a resistor to an external voltage source Fig. 40 - Turn On Into Over-Current Load # **OTP, OVER-TEMPERATURE PROTECTION** Over-temperature protection turns off the power switch when the die temperature reaches the OTP threshold of 165 °C. The hysteresis is 45 °C. When the die temperature drops below 120 °C, it is allowed to turn on again. # **PGD, POWER GOOD REPORTING** PGD is an open drain output. A pull-up resistor must be connected pulling to 3 V or 5 V. It is asserted low when V<sub>OUT</sub> is below 95 % of V<sub>IN</sub>, or an over-current, over-voltage, or over-temperature fault condition occurs. ## **INPUT CAPACITOR** While bypass capacitors at the input pins are not required, a $2.2 \,\mu\text{F}$ or larger capacitors for $C_{\text{IN}}$ is recommended in almost all applications. The bypass capacitors should be placed as physically close to the device's input pins and ground to be effective to minimize transients on the input. Ceramic capacitors are recommended over tantalum because of their ability to withstand input current surges from low impedance sources such as batteries. For hot-plug applications, where input path inductance is negligible, this input capacitor can be minimized or eliminated. ### **OUTPUT CAPACITOR** The SIPQ32434A and SIPQ32434B do not require an output capacitor for proper operation. A proper value $C_{OUT}$ is recommended to accommodate load transient per circuit design requirements. There are no ESR or capacitor type requirements. Protection ## **LAYOUT GUIDELINES** The SIPQ32434A and SIPQ32434B are protection switches designed to maintain a constant output load current upon over-current fault. Optimized layout with efficient heat sinking is critical. It is recommended to put as much copper as possible to the devices' central exposed pad which is connected to ground. Connect all ground planes with all possible thermal VIAs. The circuit setting components should be laid close to their connection pins. The components include current limit setting resistor, soft start setting capacitor, and resistors connected to EN / UVLO and OVP pins. Protection devices such as input TVS or output Schottky diodes must be located close the pins to be protected and routed with short traces to reduce inductance. Below is a layout example. Fig. 41 www.vishay.com # Vishay Siliconix | PRODUCT SUMMARY | | | | | | |----------------------------------------------|-------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|--|--|--| | Part number | SiPQ32434A | SiPQ32434B | | | | | Description | 6 A, 33 m $\Omega$ , 2.8 V to 23 V eFuse with accurate current limit and programmable OVP | 6 A, 33 mΩ, 2.8 V to 23 V eFuse with accurate current limit and programmat OVP | | | | | Configuration | Single | Single | | | | | Slew rate time (µs) | Adjustable | Adjustable | | | | | On delay time (µs) | 190 | 190 | | | | | Input voltage min. (V) | 2.8 | 2.8 | | | | | Input voltage max. (V) | 28 | 28 | | | | | On-resistance at input voltage min. (mΩ) | 33 | 33 | | | | | On-resistance at input voltage max. (mΩ) | 33 | 33 | | | | | Quiescent current at input voltage min. (μA) | 180 | 180 | | | | | Quiescent current at input voltage max. (µA) | 250 | 250 | | | | | Output discharge (yes / no) | N | N | | | | | Reverse blocking (yes / no) | N | N | | | | | Continuous current (A) | 6 | 6 | | | | | Package type | DFN33-10L | DFN33-10L | | | | | Package size (W, L, H) (mm) | 3.0 x 3.0 x 0.9 | 3.0 x 3.0 x 0.9 | | | | | Status code | 1 | 1 | | | | | Product type | Slew rate, current limit | Slew rate, current limit | | | | | Applications | Computers, consumer, industrial, healthcare, networking, portable, automotive | Computers, consumer, industrial, healthcare, networking, portable, automotive | | | | Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package / tape drawings, part marking, and reliability data, see <a href="https://www.vishay.com/ppg?62036">www.vishay.com/ppg?62036</a>. # **Legal Disclaimer Notice** Vishay # **Disclaimer** ALL PRODUCT, PRODUCT SPECIFICATIONS AND DATA ARE SUBJECT TO CHANGE WITHOUT NOTICE TO IMPROVE RELIABILITY, FUNCTION OR DESIGN OR OTHERWISE. Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained in any datasheet or in any other disclosure relating to any product. Vishay makes no warranty, representation or guarantee regarding the suitability of the products for any particular purpose or the continuing production of any product. To the maximum extent permitted by applicable law, Vishay disclaims (i) any and all liability arising out of the application or use of any product, (ii) any and all liability, including without limitation special, consequential or incidental damages, and (iii) any and all implied warranties, including warranties of fitness for particular purpose, non-infringement and merchantability. Statements regarding the suitability of products for certain types of applications are based on Vishay's knowledge of typical requirements that are often placed on Vishay products in generic applications. Such statements are not binding statements about the suitability of products for a particular application. It is the customer's responsibility to validate that a particular product with the properties described in the product specification is suitable for use in a particular application. Parameters provided in datasheets and / or specifications may vary in different applications and performance may vary over time. All operating parameters, including typical parameters, must be validated for each customer application by the customer's technical experts. Product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein. Hyperlinks included in this datasheet may direct users to third-party websites. These links are provided as a convenience and for informational purposes only. Inclusion of these hyperlinks does not constitute an endorsement or an approval by Vishay of any of the products, services or opinions of the corporation, organization or individual associated with the third-party website. Vishay disclaims any and all liability and bears no responsibility for the accuracy, legality or content of the third-party website or for that of subsequent links. Except as expressly indicated in writing, Vishay products are not designed for use in medical, life-saving, or life-sustaining applications or for any other application in which the failure of the Vishay product could result in personal injury or death. Customers using or selling Vishay products not expressly indicated for use in such applications do so at their own risk. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay. Product names and markings noted herein may be trademarks of their respective owners.