# SPICE Device Model Si4534DY



**Vishay Siliconix** 

## N- and P-Channel 60 V (D-S) MOSFET

#### DESCRIPTION

The attached SPICE model describes the typical electrical characteristics of the N- and P-Channel vertical DMOS. The subcircuit model is extracted and optimized over the -55 °C to +150 °C temperature ranges under the pulsed -20 V to +20 V gate drive. The saturated output impedance is best fit gate bias near the threshold voltage. at the A novel gate-to-drain feedback capacitance network is used to model the gate charge characteristics while avoiding convergence difficulties of the switched Cgd model. All model parameter values are optimized to provide a best fit to the measured electrical data and are not intended as an exact physical interpretation of the device.

#### SUBCIRCUIT MODEL SCHEMATIC

### **CHARACTERISTICS**

- N-and P-Channel vertical DMOS
- Macro model (subcircuit model)
- Level 3 MOS
- · Apply for both linear and switching application
- Accurate over the -55 °C to +150 °C temperature range
- · Model the gate charge



#### Note

This document is intended as a SPICE modeling guideline and does not constitute a commercial product datasheet. Designers should refer to the appropriate datasheet of the same number for guaranteed specification limits

1

ARE SUBJECT TO SPECIFIC DISCLAIMERS, SET FORTH AT www.vishav.com/doc?91000



Vishay Siliconix

| <b>SPECIFICATIONS</b> ( $T_C = 25$            | °C, unless          | otherwise noted)                                                                     |         |                    |                   |      |
|-----------------------------------------------|---------------------|--------------------------------------------------------------------------------------|---------|--------------------|-------------------|------|
| PARAMETER                                     | SYMBOL              | TEST CONDITIONS                                                                      |         | SIMULATE<br>D DATA | MEASURE<br>D DATA | UNIT |
| Static                                        |                     |                                                                                      |         |                    |                   |      |
| Gate-source threshold voltage                 | V <sub>GS(th)</sub> | $V_{DS}=V_{GS},I_{D}=250\;\mu A$                                                     | N-Ch    | 1.9                | -                 | V    |
|                                               |                     | $V_{DS} = V_{GS}$ , $I_D = -250 \ \mu A$                                             | P-Ch    | -2.1               | -                 | V    |
| Drain-source on-state resistance <sup>a</sup> | R <sub>DS(on)</sub> | $V_{GS} = 10 \text{ V}, \text{ I}_{D} = 5 \text{ A}$                                 | N-Ch    | 0.022              | 0.022             | Ω    |
|                                               |                     | $V_{GS} = -10 \text{ V}, \text{ I}_{D} = -3.1 \text{ A}$                             | P-Ch    | 0.090              | 0.100             |      |
|                                               |                     | $V_{GS} = 4.5 \text{ V}, I_D = 4 \text{ A}$                                          | N-Ch    | 0.033              | 0.029             |      |
|                                               |                     | $V_{GS} = -4.5 \text{ V}, \text{ I}_{D} = 3.1 \text{ A}$                             | P-Ch    | 0.130              | 0.126             |      |
| Forward transconductance <sup>a</sup>         | 9 <sub>fs</sub>     | $V_{DS} = 10 \text{ V}, I_D = 10 \text{ A}$                                          | N-Ch    | 21                 | 23                | S    |
|                                               |                     | V <sub>DS</sub> = -15 V, I <sub>D</sub> = -3.1 A                                     | P-Ch    | 7.8                | 8.5               |      |
| Dynamic <sup>b</sup>                          | •                   | ·                                                                                    |         |                    |                   |      |
| Input capacitance                             | C <sub>iss</sub>    | N-Channel<br>V <sub>DS</sub> = 30 V, V <sub>GS</sub> = 0 V, f = 1 MHz                | N-Ch    | 421                | 420               | pF   |
|                                               |                     |                                                                                      | P-Ch    | 621                | 650               |      |
| Output capacitance                            | C <sub>oss</sub>    |                                                                                      | N-Ch    | 91                 | 92                |      |
|                                               |                     | P-Channel                                                                            | P-Ch    | 98                 | 95                |      |
| Reverse transfer capacitance                  | C <sub>rss</sub>    | $V_{DS} = -15 \text{ V}, V_{GS} = 0 \text{ V}, f = 1 \text{ MHz}$ N-Ch 4             | 4       | 4                  |                   |      |
|                                               |                     |                                                                                      | P-Ch 59 | 60                 |                   |      |
| Total gate charge                             | Qg                  | $V_{DS} = 30 \text{ V}, \text{ V}_{GS} = 10 \text{ V}, \text{ I}_{D} = 5 \text{ A}$  | N-Ch    | 7.3                | 7.1               | nC   |
|                                               |                     | $V_{DS} = -30 \text{ V}, V_{GS} = -10 \text{ V}, I_D = -3.1 \text{ A}$               | P-Ch    | 14.2               | 14.5              |      |
|                                               |                     | $V_{DS} = 30 \text{ V}, \text{ V}_{GS} = 4.5 \text{ V}, \text{ I}_{D} = 5 \text{ A}$ | N-Ch    | 3.3                | 3.3               |      |
|                                               |                     | $V_{DS} = -30 \text{ V}, V_{GS} = -4.5 \text{ V}, I_D = -3.1 \text{ A}$              | P-Ch    | 7                  | 8                 |      |
| Gate-source charge                            | Q <sub>gs</sub>     | N-Channel                                                                            | N-Ch    | 1.4                | 1.7               |      |
| Gate-source charge                            | Q <sub>gs</sub>     | $V_{DS} = 30 \text{ V}, V_{GS} = 4.5 \text{ V}, I_D = 5 \text{ A}$                   | P-Ch    | 2.5                | 2.2               |      |
| Gate-drain charge                             | Q <sub>gd</sub>     | P-Channel                                                                            | N-Ch    | 0.8                | 0.9               |      |
| Gate-drain charge                             | Q <sub>qd</sub>     | $V_{DS} = -30 \text{ V}, V_{GS} = -4.5 \text{ V}, I_D = -3.1 \text{ A}$              | P-Ch    | 3.0                | 3.7               |      |
| Drain-source body diode character             | istics              |                                                                                      |         |                    |                   |      |
| Body diode voltage                            | V <sub>SD</sub>     | I <sub>S</sub> = 2 A                                                                 | N-Ch    | 0.8                | 0.8               | v    |
| Body diode voltage                            |                     | I <sub>S</sub> = -2 A                                                                | P-Ch    | -0.79              | -0.8              |      |
| Body diode reverse recovery time              | t <sub>rr</sub>     | N-Channel                                                                            | N-Ch    | 14                 | 14                | ns   |
| Body diode reverse recovery time              |                     |                                                                                      | P-Ch    | 26                 | 30                |      |
| Body diode reverse recovery charge            | Q <sub>rr</sub>     | $I_F = 5 A$<br>di/dt = 100 A/µs, T <sub>J</sub> = 25 °C                              | N-Ch    | 5                  | 10                | nC   |
| Body diode reverse recovery charge            |                     |                                                                                      | P-Ch    | 25                 | 35                |      |
| Reverse recovery fall time                    | t <sub>a</sub>      | P-Channel<br>I <sub>F</sub> = -2 A<br>di/dt = 100 A/µs, T <sub>J</sub> = 25 °C       | N-Ch    | 8                  | 8                 | ns   |
| Reverse recovery fall time                    |                     |                                                                                      | P-Ch    | 19                 | 16                |      |
| Reverse recovery rise time                    | t <sub>b</sub>      |                                                                                      | N-Ch    | 6                  | 6                 |      |
| Reverse recovery rise time                    |                     |                                                                                      | P-Ch    | 7                  | 14                |      |

Notes

a. Pulse test; pulse width  $\leq$  300 µs, duty cycle  $\leq$  2 %

b. Guaranteed by design, not subject to production testing

2



Vishay Siliconix

### COMPARISON OF MODEL WITH MEASURED DATA (N-CHANNEL) ( $T_J$ = 25 °C, unless otherwise noted)



Source-Drain Diode Forward Voltage



-

Q<sub>a</sub> - Total Gate Charge (nC)

**Gate Charge** 

Document Number: 62266



T<sub>C</sub> = 25 °C

T<sub>C</sub> = -55 °C

4

5

6

T<sub>C</sub> = 150 °C

2

1

3

V<sub>GS</sub> - Gate-to-Source Voltage (V)

**Transfer Characteristics** 

С

30

Capacitance

V<sub>DS</sub> - Drain-to-Source Voltage (V)

.

9

Q<sub>a</sub> - Total Gate Charge (nC)

**Gate Charge** 

V<sub>DS</sub> = 30 V

12

40

50

60

Vishay Siliconix

### **COMPARISON OF MODEL WITH MEASURED DATA (P-CHANNEL)** ( $T_J$ = 25 °C, unless otherwise noted)

25

20

15

10

5

0

0

1000

100

10

10

8

6

4

2

0

0

V<sub>GS</sub> - Gate-to-Source Voltage (V)

0

10

ID = 3.1 A

3

6

20

C - Capacitance (pF)

I<sub>D</sub> - Drain Current (A)



Copyright: Vishay Intertechnology, Inc.

S23-0438-Rev. A, 12-Jun-2023

4

Document Number: 62266

15

For technical questions, contact: <u>pmostechsupport@vishay.com</u> THIS DOCUMENT IS SUBJECT TO CHANGE WITHOUT NOTICE. THE PRODUCTS DESCRIBED HEREIN AND THIS DOCUMENT ARE SUBJECT TO SPECIFIC DISCLAIMERS, SET FORTH AT <u>www.vishay.com/doc?91000</u>



Vishay

# Disclaimer

ALL PRODUCT, PRODUCT SPECIFICATIONS AND DATA ARE SUBJECT TO CHANGE WITHOUT NOTICE TO IMPROVE RELIABILITY, FUNCTION OR DESIGN OR OTHERWISE.

Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained in any datasheet or in any other disclosure relating to any product.

Vishay makes no warranty, representation or guarantee regarding the suitability of the products for any particular purpose or the continuing production of any product. To the maximum extent permitted by applicable law, Vishay disclaims (i) any and all liability arising out of the application or use of any product, (ii) any and all liability, including without limitation special, consequential or incidental damages, and (iii) any and all implied warranties, including warranties of fitness for particular purpose, non-infringement and merchantability.

Statements regarding the suitability of products for certain types of applications are based on Vishay's knowledge of typical requirements that are often placed on Vishay products in generic applications. Such statements are not binding statements about the suitability of products for a particular application. It is the customer's responsibility to validate that a particular product with the properties described in the product specification is suitable for use in a particular application. Parameters provided in datasheets and / or specifications may vary in different applications and performance may vary over time. All operating parameters, including typical parameters, must be validated for each customer application by the customer's technical experts. Product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein.

Hyperlinks included in this datasheet may direct users to third-party websites. These links are provided as a convenience and for informational purposes only. Inclusion of these hyperlinks does not constitute an endorsement or an approval by Vishay of any of the products, services or opinions of the corporation, organization or individual associated with the third-party website. Vishay disclaims any and all liability and bears no responsibility for the accuracy, legality or content of the third-party website or for that of subsequent links.

Except as expressly indicated in writing, Vishay products are not designed for use in medical, life-saving, or life-sustaining applications or for any other application in which the failure of the Vishay product could result in personal injury or death. Customers using or selling Vishay products not expressly indicated for use in such applications do so at their own risk. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay. Product names and markings noted herein may be trademarks of their respective owners.