

www.vishay.com

Vishay Siliconix

### **Dual N-Channel 30 V (D-S) MOSFET**

### **DESCRIPTION**

The attached SPICE model describes the typical electrical characteristics of the n-channel vertical DMOS. The subcircuit model is extracted and optimized over the -  $55\,^{\circ}$ C to +  $125\,^{\circ}$ C temperature ranges under the pulsed 0 V to 10 V gate drive. The saturated output impedance is best fit at the gate bias near the threshold voltage.

A novel gate-to-drain feedback capacitance network is used to model the gate charge characteristics while avoiding convergence difficulties of the switched  $C_{\rm gd}$  model. All model parameter values are optimized to provide a best fit to the measured electrical data and are not intended as an exact physical interpretation of the device.

### SUBCIRCUIT MODEL SCHEMATIC

### **CHARACTERISTICS**

- N-Channel Vertical DMOS
- Macro Model (Subcircuit Model)
- Level 3 MOS
- Apply for both Linear and Switching Application
- Accurate over the 55 °C to + 125 °C Temperature Range
- Model the Gate Charge, Transient, and Diode Reverse Recovery Characteristics



#### Note

This document is intended as a SPICE modeling guideline and does not constitute a commercial product datasheet. Designers should refer
to the appropriate datasheet of the same number for guaranteed specification limits.



### **SPICE Device Model SiZ790DT**

Vishay Siliconix

| PARAMETER                                     | SYMBOL              | TEST CONDITIONS                                                                                                                                                 |      | SIMULATED DATA | MEASURED<br>DATA | UNIT |
|-----------------------------------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------|------------------|------|
| Static                                        |                     |                                                                                                                                                                 |      |                |                  |      |
| Gate Threshold Voltage                        | V <sub>GS(th)</sub> | $V_{DS} = V_{GS}, I_D = 250 \mu A$                                                                                                                              | Ch-1 | 1.5            | -                | V    |
|                                               |                     |                                                                                                                                                                 | Ch-2 | 1.5            | -                |      |
| Drain-Source On-State Resistance <sup>b</sup> | R <sub>DS(on)</sub> | $V_{GS} = 10 \text{ V}, I_D = 15 \text{ A}$                                                                                                                     | Ch-1 | 0.0078         | 0.0075           | Ω    |
|                                               |                     | $V_{GS} = 10 \text{ V}, I_D = 20 \text{ A}$                                                                                                                     | Ch-2 | 0.0038         | 0.0038           |      |
|                                               |                     | $V_{GS} = 4.5 \text{ V}, I_D = 13 \text{ A}$                                                                                                                    | Ch-1 | 0.0100         | 0.0105           |      |
|                                               |                     | $V_{GS} = 4.5 \text{ V}, I_D = 20 \text{ A}$                                                                                                                    | Ch-2 | 0.0048         | 0.0048           |      |
| Forward Transconductance <sup>b</sup>         | 9 <sub>fs</sub>     | $V_{DS} = 10 \text{ V}, I_D = 15 \text{ A}$                                                                                                                     | Ch-1 | 42             | 48               | S    |
|                                               |                     | V <sub>DS</sub> = 10 V, I <sub>D</sub> = 20 A                                                                                                                   | Ch-2 | 69             | 85               |      |
| Diode Forward Voltage <sup>a</sup>            | V <sub>SD</sub>     | I <sub>S</sub> = 10 A, V <sub>GS</sub> = 0 V                                                                                                                    | Ch-1 | 0.79           | 0.80             | V    |
|                                               |                     | I <sub>S</sub> = 2 A, V <sub>GS</sub> = 0 V                                                                                                                     | Ch-2 | 0.38           | 0.38             |      |
| Dynamic <sup>a</sup>                          |                     |                                                                                                                                                                 |      |                |                  |      |
| Input Capacitance                             | C <sub>iss</sub>    |                                                                                                                                                                 | Ch-1 | 827            | 830              | pF   |
|                                               |                     | $Channel-1 \\ V_{DS} = 15 \text{ V}, V_{GS} = 0 \text{ V}, f = 1 \text{ MHz} \\ Channel-2 \\ V_{DS} = 15 \text{ V}, V_{GS} = 0 \text{ V}, f = 1 \text{ MHz} \\$ | Ch-2 | 1950           | 1980             |      |
| Output Capacitance                            | C <sub>oss</sub>    |                                                                                                                                                                 | Ch-1 | 190            | 185              |      |
|                                               |                     |                                                                                                                                                                 | Ch-2 | 466            | 455              |      |
| Reverse Transfer Capacitance                  | C <sub>rss</sub>    |                                                                                                                                                                 | Ch-1 | 81             | 80               |      |
|                                               |                     |                                                                                                                                                                 | Ch-2 | 156            | 165              |      |
| Total Gate Charge                             | Qg                  | Channel-1 $V_{DS} = 15 \text{ V}, V_{GS} = 10 \text{ V}, I_D = 15 \text{ A}$                                                                                    | Ch-1 | 15             | 15.6             |      |
|                                               |                     | Channel-2 $V_{DS} = 15 \text{ V}, V_{GS} = 10 \text{ V}, I_D = 20 \text{ A}$                                                                                    | Ch-2 | 33             | 36               |      |
|                                               |                     |                                                                                                                                                                 | Ch-1 | 7.4            | 7.7              | nC   |
|                                               |                     | Channel-1                                                                                                                                                       | Ch-2 | 17             | 17               |      |
| Gate-Source Charge                            | $Q_{gs}$            | $V_{DS} = 15 \text{ V}, V_{GS} = 4.5 \text{ V}, I_D = 15 \text{ A}$                                                                                             | Ch-1 | 2.6            | 2.6              |      |
|                                               |                     | Channel-2                                                                                                                                                       | Ch-2 | 5.7            | 5.7              |      |
| Gate-Drain Charge                             | Q <sub>gd</sub>     | $V_{DS} = 15 \text{ V}, V_{GS} = 4.5 \text{ V}, I_D = 20 \text{ A}$                                                                                             | Ch-1 | 3              | 3                |      |
|                                               |                     |                                                                                                                                                                 | Ch-2 | 5              | 5                |      |

### Notes

a. Guaranteed by design, not subject to production testing.

b. Pulse test; pulse width  $\leq 300~\mu s,~duty~cycle \leq 2~\%.$ 

www.vishay.com

Vishay Siliconix

## COMPARISON OF MODEL WITH MEASURED DATA $T_J = 25\ ^{\circ}\text{C}, \text{ unless otherwise noted}$

### **Channel-1 MOSFET**













#### Note

• Dots and squares represent measured data.

www.vishay.com

Vishay Siliconix

# COMPARISON OF MODEL WITH MEASURED DATA $T_J = 25~^{\circ}\text{C}$ , unless otherwise noted Channel-2 MOSFET













#### Note

Dots and squares represent measured data.





Vishay

### **Disclaimer**

ALL PRODUCT, PRODUCT SPECIFICATIONS AND DATA ARE SUBJECT TO CHANGE WITHOUT NOTICE TO IMPROVE RELIABILITY, FUNCTION OR DESIGN OR OTHERWISE.

Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained in any datasheet or in any other disclosure relating to any product.

Vishay makes no warranty, representation or guarantee regarding the suitability of the products for any particular purpose or the continuing production of any product. To the maximum extent permitted by applicable law, Vishay disclaims (i) any and all liability arising out of the application or use of any product, (ii) any and all liability, including without limitation special, consequential or incidental damages, and (iii) any and all implied warranties, including warranties of fitness for particular purpose, non-infringement and merchantability.

Statements regarding the suitability of products for certain types of applications are based on Vishay's knowledge of typical requirements that are often placed on Vishay products in generic applications. Such statements are not binding statements about the suitability of products for a particular application. It is the customer's responsibility to validate that a particular product with the properties described in the product specification is suitable for use in a particular application. Parameters provided in datasheets and/or specifications may vary in different applications and performance may vary over time. All operating parameters, including typical parameters, must be validated for each customer application by the customer's technical experts. Product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein.

Except as expressly indicated in writing, Vishay products are not designed for use in medical, life-saving, or life-sustaining applications or for any other application in which the failure of the Vishay product could result in personal injury or death. Customers using or selling Vishay products not expressly indicated for use in such applications do so at their own risk and agree to fully indemnify and hold Vishay and its distributors harmless from and against any and all claims, liabilities, expenses and damages arising or resulting in connection with such use or sale, including attorneys fees, even if such claim alleges that Vishay or its distributor was negligent regarding the design or manufacture of the part. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay. Product names and markings noted herein may be trademarks of their respective owners.

Revision: 11-Mar-11