

# **Dual Output Power Switch**

#### FEATURES



Pb-free

Available

- Two Output Power Switches
- Total Output Drive 200 mA Continuous
- 9-V to 35-V Supply Voltage Range
- Low Side or High Side Switch Configuration
- Internal Output Over Voltage Clamp For Driving Inductive Loads
- Current Limit Protection

- Thermal Shutdown Protection
- UVLO With User Programmable Time Delay

#### **APPLICATIONS**

• Optical Detectors for Factory Automation

#### DESCRIPTION

SiP43102 is a dual power switch IC which contains all control and power switching circuitry required to drive resistive and inductive loads in industrial applications. The output switches are NPN power transistors which can be configured as either high-side or low-side switches. These switches can operate from voltages as high as 35 V and have a continuous output current rating of 200 mA, combined or individually. Internal zener diodes are provided to clamp the power switch voltages to safe levels when driving inductive loads. The IN<sub>1</sub> and IN<sub>2</sub> pins are non-inverting inputs which control the output of switch 1 and switch 2 respectively. SiP43102 contains under voltage lockout, UVLO, a user definable turn on delay, current limit, short circuit protection, and thermal shutdown.

The SiP43102 is available in 16-pin TSSOP and PowerPAK<sup>®</sup> MLP-44 packages, which are specified over the industrial, D suffix (-40 to 85°C) temperature range. Both standard and lead (Pb)-free options are available in the 16-pin TSSOP package.

#### TYPICAL APPLICATION CIRCUIT



### **Vishay Siliconix**



#### **ABSOLUTE MAXIMUM RATINGS**

| V <sub>CC</sub>                                       | 35 V                           |
|-------------------------------------------------------|--------------------------------|
| C1, E1, C2, E2                                        |                                |
| C1-E1, C2-E2 (clamped by internal circuitry)          |                                |
| Output Current                                        |                                |
| Continuous for one Output                             | 200 mA                         |
| Peak for one Output                                   | 1.3 A                          |
| FAULT Output Current                                  | 10 mA                          |
| FAULT Output Voltage0.3                               | 3 V t0 V <sub>CC</sub> + 0.3 V |
| IN <sub>1</sub> , IN <sub>2A</sub> , IN <sub>2B</sub> | 3 V t0 V <sub>CC</sub> + 0.3 V |
| Storage Temperature                                   | 65 to 150°C                    |
| Operating Junction Temperature                        | 125°C                          |

| Power Dissipation                     |        |
|---------------------------------------|--------|
| TSSOP-16 <sup>a</sup> @ 85°C          | 440 mW |
| PowerPAK MLP44-16 <sup>b</sup> @ 85°C | 850 mW |
| Thermal Impedance (Θ <sub>JA</sub> )  |        |
| TSSOP-16 <sup>c</sup>                 | 90°C/W |
| PowerPAK MI P44-16 <sup>d</sup>       | 47°C/W |

Notes

a. Derate 11.1 mW/°C

b. Derate 21.3 mW/°C

d. Device mounted on JEDEC compliant two layer test board.
d. Device mounted on JEDEC compliant four layer test board.

Currents are positive into, negative out of the specificed terminal.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **RECOMMENDED OPERATING RANGE**

| VCC | V <sub>CC</sub> |  |  | 9 to 32 V |
|-----|-----------------|--|--|-----------|
|-----|-----------------|--|--|-----------|

Operating Temperature Range  $\ldots \ldots \ldots \ldots \ldots \ldots \ldots -40$  to  $85^{\circ}C$ 

### SPECIFICATIONS

|                                |                    | To at O an dition of Unions                                                       | Our e elfie el                           | 1                |        |      |      |
|--------------------------------|--------------------|-----------------------------------------------------------------------------------|------------------------------------------|------------------|--------|------|------|
|                                |                    | Test Conditions Unless Specified                                                  |                                          |                  | Limits |      |      |
| Parameter                      | Symbol             | $V_{CC} = 25 \text{ V,IN1, IN2} = 0 \text{ V, IN1, IN2, INV2} = 5 \text{ V}$      |                                          | Min <sup>a</sup> | Typb   | Maxa | Unit |
|                                | Cymbol             | $C_{\text{DEL}} = 10 \text{ nF}, 1_{\text{A}} = 1$                                | J                                        |                  | ٩٤י    | Mux  | Unit |
| Power Supply                   |                    |                                                                                   |                                          |                  |        |      |      |
| Supply Voltage                 | V <sub>CC</sub>    |                                                                                   |                                          | 9                |        | 32   | V    |
| Supply Current                 | I <sub>CC</sub>    | –40 to 85°C, Both Inputs E                                                        | nabled                                   |                  | 6      | 9    | mA   |
| Logic Inputs (IN1, IN2)        |                    |                                                                                   |                                          |                  |        |      |      |
| Digital Input High Level       | V <sub>IH</sub>    |                                                                                   |                                          | 3.5              |        |      | V    |
| Digital Input Low Level        | V <sub>IL</sub>    |                                                                                   |                                          |                  |        | 1.5  | v    |
| Input Bias Current, Low Level  | IIL                | IN <sub>1</sub> , IN <sub>2A</sub> , IN <sub>2B</sub> = 0 \                       | /                                        |                  | -0.40  |      |      |
| Input Bias Current, High Level | IIH                | IN <sub>1</sub> , IN <sub>2A</sub> , IN <sub>2B</sub> = 5 \                       | /                                        |                  | 0.02   |      | μA   |
| Switches 1&2 - High Side       | e Configuration    | ı                                                                                 |                                          |                  |        |      |      |
| Rise Time (Off to On)          | t <sub>r</sub>     | $\textbf{R}_{LOAD}$ = 250 $\Omega$ to GND, $\textbf{C}_1$ , $\textbf{C}_2$ = 25 V |                                          |                  | 300    |      | ns   |
| Rise Tiem (On to Off)          | t <sub>f</sub>     |                                                                                   |                                          |                  | 300    |      |      |
|                                | V                  | $T_A = 25 \degree C$                                                              |                                          |                  |        | 1.3  | V    |
| Saturation voltage             | ▼ SATHS            | $n_{LOAD} = 125.52$ to GND                                                        | $T_A = -40 \ ^{\circ}C$                  |                  |        | 1.5  | v    |
| Current Limit                  | I <sub>LIMHS</sub> | $R_{LOAD}$ = 0.25 $\Omega$ to GND, $T_A$                                          | = 25 °C                                  |                  | 1.1    |      | А    |
| Leakage Current                | I <sub>LHS</sub>   | $E_1, E_2 = GND, C_1, C_2 = 25 V, IN_1, I$                                        | N <sub>2A</sub> , IN <sub>2B</sub> = 0 V |                  |        | 5    | μΑ   |
| Voltabe Clamp                  | V <sub>CLHS</sub>  | Measure ( $V_{C1} - V_{E1}$ ) or ( $V_{C1}$                                       | <sub>22</sub> – V <sub>E2</sub> )        |                  | 52     |      | V    |
| Switches 1&2 - Low Side        | • Configuration    |                                                                                   |                                          |                  |        |      |      |
| Rise Time (On to Off)          | t <sub>r</sub>     |                                                                                   |                                          |                  | 400    |      |      |
| Rise Tiem (Off to On)          | t <sub>f</sub>     | $R_{LOAD}$ = 250 $\Omega$ to $V_{CC}$ , $L_{OAD}$ = 25 V to $C_1$ , $C_2$         |                                          |                  | 350    |      | ns   |
| Saturation Voltage             | N.                 | $T_A = 25 \degree C$                                                              |                                          |                  |        | 1.3  | V    |
| Saturation voltage             | V SATLS            | SATLS $H_{LOAD} = 125 \Omega \text{ to } V_{CC}$ $T_A = -40 ^{\circ}\text{C}$     | $T_A = -40 \ ^{\circ}C$                  |                  |        | 1.5  | v    |
| Current Limit                  | ILIMLS             | $R_{LOAD}$ = 0.25 $\Omega$ to V <sub>CC</sub> , $T_A$ = 25 °C                     |                                          |                  | 1.1    |      | А    |
| Leakage Current                | I <sub>LLS</sub>   | $E_1, E_2 = GND, C_1, C_2 = 25 V, IN_1, I$                                        | N <sub>2A</sub> , IN <sub>2B</sub> = 0 V |                  |        | 5    | μA   |
| Voltabe Clamp                  | V <sub>CLLS</sub>  | Measure (V <sub>C1</sub> – V <sub>E1</sub> ) or (V <sub>C</sub>                   | <sub>;2</sub> – V <sub>E2</sub> )        |                  | 52     |      | V    |



| SPECIFICATIONS                           |                    |                                                                                         |                                                                                    |     |      |     |  |
|------------------------------------------|--------------------|-----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|-----|------|-----|--|
|                                          |                    | Test Conditions Unless Specified                                                        | fied Limits<br>= <sup>5 V</sup> Min <sup>a</sup> Typ <sup>b</sup> Max <sup>a</sup> |     |      |     |  |
| Parameter                                | Symbol             | $V_{CC}$ = 25 V,IN1, IN2 = 0 V, IN1, IN2, INV2 = $5$ V $C_{DEL}$ = 10 nF, $T_A$ = $T_J$ |                                                                                    |     | Unit |     |  |
| Turn-On Delay                            |                    |                                                                                         |                                                                                    |     |      |     |  |
| C <sub>DEL</sub> Maximum Voltage         | V <sub>DEL</sub>   |                                                                                         |                                                                                    | 4.7 |      | v   |  |
| C <sub>DEL</sub> Threshold               | V <sub>DELTH</sub> |                                                                                         |                                                                                    | 4   |      | Ň   |  |
| I <sub>CDEL</sub>                        | I <sub>CDEL</sub>  |                                                                                         |                                                                                    | 2.5 |      | μΑ  |  |
| FAULT Output                             |                    |                                                                                         |                                                                                    |     |      |     |  |
| V <sub>CESAT</sub> Conducting State (On) | V <sub>SDON</sub>  | Load on $\overline{FAULT} \le 10 \text{ mA}$                                            |                                                                                    | 0.4 |      | V   |  |
| Operating Frequency                      |                    |                                                                                         |                                                                                    |     |      |     |  |
| Switching Frequency                      | f <sub>SW</sub>    |                                                                                         |                                                                                    |     | 25   | kHz |  |
| Under Voltage Lockout                    |                    |                                                                                         |                                                                                    |     |      |     |  |
| UVLO Threshold                           | V <sub>UVLO</sub>  |                                                                                         | 7.5                                                                                | 8   | 8.5  | V   |  |
| UVLO Hysteresis                          | V <sub>HYS</sub>   |                                                                                         | 0.4                                                                                | 0.5 | 0.6  | v   |  |
| Thermal Shutdown                         |                    |                                                                                         |                                                                                    |     |      |     |  |
| Thermal Shutdown Threshold               | Т                  |                                                                                         |                                                                                    | 160 |      | ۰C  |  |
| Hysteresis                               | T <sub>HYS</sub>   |                                                                                         |                                                                                    | 20  |      |     |  |

Notes a. The algebraic convention whereby the most negative value is a minimum and the most positive a maximum (-40° to 85°C). b. Typical values are for DESIGN AID ONLY, not guaranteed nor subject to production testing and are measured at V<sub>CC</sub> = 12 V unless otherwise noted.

#### **PIN CONFIGURATION**



| TSSOP-16<br>ORDERING INFORMATION |                               |                      |         |  |  |  |
|----------------------------------|-------------------------------|----------------------|---------|--|--|--|
| Standard-<br>Part Number         | Lead (Pb)-Free<br>Part Number | Temperature<br>Range | Marking |  |  |  |
| SiP43102DQ-T1                    | SiP43102DQ-T1—E3              | –40 to 85°C          | 43102   |  |  |  |



| PowerPAK MLP-44<br>ORDERING INFORMATION |                   |         |  |  |  |
|-----------------------------------------|-------------------|---------|--|--|--|
| Standard<br>Part Number                 | Temperature Range | Marking |  |  |  |
| SiP43102DLP-T1                          | –40 to 85° C      | 43102   |  |  |  |

### SiP43102 Vishay Siliconix



| PIN DESCRIPTION         |                        |                 |                                                                                                   |  |  |
|-------------------------|------------------------|-----------------|---------------------------------------------------------------------------------------------------|--|--|
| Pin Number              |                        |                 |                                                                                                   |  |  |
| TSSOP-16                | MLP44-16               | Name            | Function                                                                                          |  |  |
| 1                       | 15                     | V <sub>CC</sub> | Positive Supply Voltage                                                                           |  |  |
| 2                       | 16                     | FAULT           | Open collector output that is switched low on in the event of Short Circuit or Thermal Shut Down. |  |  |
| 3                       | 1                      | CDEL            | Connection for the external capacitor controlling the turn on delay.                              |  |  |
| 4, 6, 10, 12, 13,<br>15 | 3, 4, 7, 10, 11,<br>14 | NC              | No connection                                                                                     |  |  |
| 5                       | 2                      | GND             | Ground Pin.                                                                                       |  |  |
| 7                       | 5                      | IN <sub>2</sub> | Input to the Exclusive OR controlling power switch 2.                                             |  |  |
| 8                       | 6                      | IN <sub>1</sub> | Input controlling power switch 1.                                                                 |  |  |
| 9                       | 8                      | C <sub>1</sub>  | Collector of power switch 1.                                                                      |  |  |
| 11                      | 9                      | E <sub>1</sub>  | Emitter of power switch 1.                                                                        |  |  |
| 14                      | 12                     | E <sub>2</sub>  | Emitter of power switch 2.                                                                        |  |  |
| 16                      | 13                     | C <sub>2</sub>  | Collector of power switch 2.                                                                      |  |  |

#### **DETAILED PIN DESCRIPTION**

#### $\mathbf{C}_{\mathsf{DEL}}$

A capacitor connected to this pin is used to set the duration the turn on delay. The delay starts after the UVLO threshold has been reached.

#### $IN_1$

This pin controls the state of the output NPN switch 1. A Logic 0 holds the switch off while a Logic 1 turns the switch on.

#### $IN_2$

This pin controls the state of the output NPN switch 2. A Logic 0 holds the switch off while a Logic 1 turns the switch on.

#### $\mathbf{E_1}$

This pin is the emitter of switch 1. This pin is connected to the load in the High-Side switch configuration, and is connected to Ground in the Low-Side configuration.

#### $E_2$

This pin is the emitter of switch 2. This pin is connected to the load in the High-Side switch configuration, and is connected to Ground in the Low-Side configuration.

#### $C_1$

This pin is the collector of switch 1. This pin is connected to the  $V_{CC}$  in the High-Side switch configuration, and is connected to the load in the Low-Side configuration.

#### $C_2$

This pin is the collector of switch 2. This pin is connected to the  $V_{CC}$  in the High-Side switch configuration, and is connected to the load in the Low-Side configuration.

#### FAULT

This pin is an open collector output that is pulled to Ground in the event of a short circuit, an overcurrent, or a thermal shut down.



### SiP43102 Vishay Siliconix

#### FUNCTIONAL BLOCK DIAGRAM



#### **DETAILED OPERATION**

#### **Turn On Delay**

The turn on delay prohibits the output switches from being turned on for a period of time after V<sub>CC</sub> has passed through 8 V and the undervoltage condition no longer exists. The UVLO function keeps the external C<sub>DEL</sub> capacitor discharged until V<sub>CC</sub> is greater than 8 V. After that occurs, internal 2.5- $\mu$ A current source charges the capacitor from GND to 4.7 V. A comparator detects when the voltage on C<sub>DEL</sub> passes through 4 V and enables the output switches. The delay time is a function of the capacitor value and is defined as 1.6 ms/nF.

An external switch can be connected across the capacitor to disable the output switches and reset the time delay.

#### Short Circuit and Overcurrent indication

When an overcurrent or short circuit condition occurs on either switch, the SiP43102enters a hiccup current limiting mode. In this mode, the capacitor on  $C_{DEL}$  is discharged down to 3 V, thus turning off the output switches, and then is charged up to 4 V by a 2.5- $\mu$ A internal current source, thus turning the switches on again. If the overcurrent or short circuit condition remains this cycle will continue. The switches are enabled at a very low duty cycle, minimizing the power dissipation and protecting the switches from damage.

The FAULT output will switch to GND, indicating that an overload condition or short circuit condition exists.

Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package/tape drawings, part marking, and reliability data, see <a href="http://www.vishay.com/pg272641">http://www.vishay.com/pg272641</a>.



Vishay

# Notice

Specifications of the products displayed herein are subject to change without notice. Vishay Intertechnology, Inc., or anyone on its behalf, assumes no responsibility or liability for any errors or inaccuracies.

Information contained herein is intended to provide a product description only. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Vishay's terms and conditions of sale for such products, Vishay assumes no liability whatsoever, and disclaims any express or implied warranty, relating to sale and/or use of Vishay products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright, or other intellectual property right.

The products shown herein are not designed for use in medical, life-saving, or life-sustaining applications. Customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Vishay for any damages resulting from such improper use or sale.



# Package Information Vishay Siliconix

#### PowerPAK<sup>®</sup> MLP44-16 (POWER IC ONLY)

JEDEC Part Number: MO-220



### **Vishay Siliconix**



#### PowerPAK® MLP44-16 (Power IC Only)

JEDEC Part Number: MO-220

|     | MII      | LLIMETER | RS*  | INCHES   |            |        |       |
|-----|----------|----------|------|----------|------------|--------|-------|
| Dim | Min      | Nom      | Max  | Min      | Nom        | Max    | Notes |
| А   | 0.80     | 0.90     | 1.00 | 0.0315   | 0.0354     | 0.0394 |       |
| A1  | 0        | 0.02     | 0.05 | 0        | 0.0008     | 0.0020 |       |
| A3  | -        | 0.20 Ref | -    | -        | 0.0079     | -      |       |
| AA  | -        | 0.345    | -    | -        | 0.0136     | -      |       |
| aaa | -        | 0.15     | -    | -        | 0.0059     | -      |       |
| BB  | -        | 0.345    | -    | -        | 0.0136     | -      |       |
| b   | 0.25     | 0.30     | 0.35 | 0.0098   | 0.0118     | 0.138  | 5     |
| bbb | -        | 0.10     | -    | -        | 0.0039     | -      |       |
| CC  | -        | 0.18     | -    | -        | 0.0071     | -      |       |
| CCC | -        | 0.10     | -    | -        | 0.0039     | -      |       |
| D   |          | 4.00 BSC |      |          | 0.1575 BSC |        |       |
| D2  | 2.55     | 2.7      | 2.8  | 0.1004   | 0.1063     | 0.1102 |       |
| DD  | -        | 0.18     | -    | -        | 0.0071     | -      |       |
| E   |          | 4.00 BSC |      |          | 0.1575 BSC |        |       |
| E2  | 2.55     | 2.7      | 2.8  | 0.1004   | 0.1063     | 0.1102 |       |
| е   |          | 0.65 BSC |      |          | 0.0256 BSC |        |       |
| L   | 0.3      | 0.4      | 0.5  | 0.0118   | 0.0157     | 0.0197 |       |
| Ν   |          | 16       |      |          | 16         |        | 3, 7  |
| ND  | -        | 4        | -    | -        | 4          | -      | 6     |
| NE  | -        | 4        | -    | -        | 4          | -      | 6     |
| r   | b(min)/2 | -        | -    | b(min)/2 | -          | -      |       |

\* Use millimeters as the primary measurement.

ECN: S-50794—Rev. B, 16-May-05 DWG: 5905

NOTES:

1. Dimensioning and tolerancing conform to ASME Y14.5M-1994.

2. All dimensions are in millimeters. All angels are in degrees.

3. N is the total number of terminals.

4. The terminal #1 identifier and terminal numbering convention shall conform to JESD 95-1 SPP-012. Details of terminal #1 identifier are optional, but must be located within the zone indicated. The terminal #1 identifier may be either a molded or marked feature. The X and Y dimension will vary according to lead counts.

 $\sqrt{5.}$  Dimension b applies to metallized terminal and is measured between 0.25 mm and 0.30 mm from the terminal tip.

 $\underline{/6.}$  ND and NE refer to the number of terminals on the D and E side respectively.





 $\sqrt{9.}$  Coplanarity applies to the exposed heat sink slug as well as the terminals.



# Package Information

Vishay Siliconix

#### TSSOP: 16-LEAD





|                                             | DIMENSIONS IN MILLIMETERS |       |      |  |  |  |
|---------------------------------------------|---------------------------|-------|------|--|--|--|
| Symbols                                     | Min                       | Nom   | Max  |  |  |  |
| A                                           | -                         | 1.10  | 1.20 |  |  |  |
| A1                                          | 0.05                      | 0.10  | 0.15 |  |  |  |
| A2                                          | -                         | 1.00  | 1.05 |  |  |  |
| В                                           | 0.22                      | 0.28  | 0.38 |  |  |  |
| С                                           | -                         | 0.127 | -    |  |  |  |
| D                                           | 4.90                      | 5.00  | 5.10 |  |  |  |
| E                                           | 6.10                      | 6.40  | 6.70 |  |  |  |
| E1                                          | 4.30                      | 4.40  | 4.50 |  |  |  |
| e                                           | -                         | 0.65  | -    |  |  |  |
| L                                           | 0.50                      | 0.60  | 0.70 |  |  |  |
| L1                                          | 0.90                      | 1.00  | 1.10 |  |  |  |
| У                                           | -                         | -     | 0.10 |  |  |  |
| θ1                                          | 0°                        | 3°    | 6°   |  |  |  |
| ECN: S-61920-Rev. D, 23-Oct-06<br>DWG: 5624 |                           |       |      |  |  |  |



**PAD** Pattern

Vishay Siliconix

#### **RECOMMENDED MINIMUM PAD FOR TSSOP-16**



Recommended Minimum Pads Dimensions in inches (mm)



Vishay

## Disclaimer

ALL PRODUCT, PRODUCT SPECIFICATIONS AND DATA ARE SUBJECT TO CHANGE WITHOUT NOTICE TO IMPROVE RELIABILITY, FUNCTION OR DESIGN OR OTHERWISE.

Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained in any datasheet or in any other disclosure relating to any product.

Vishay makes no warranty, representation or guarantee regarding the suitability of the products for any particular purpose or the continuing production of any product. To the maximum extent permitted by applicable law, Vishay disclaims (i) any and all liability arising out of the application or use of any product, (ii) any and all liability, including without limitation special, consequential or incidental damages, and (iii) any and all implied warranties, including warranties of fitness for particular purpose, non-infringement and merchantability.

Statements regarding the suitability of products for certain types of applications are based on Vishay's knowledge of typical requirements that are often placed on Vishay products in generic applications. Such statements are not binding statements about the suitability of products for a particular application. It is the customer's responsibility to validate that a particular product with the properties described in the product specification is suitable for use in a particular application. Parameters provided in datasheets and / or specifications may vary in different applications and performance may vary over time. All operating parameters, including typical parameters, must be validated for each customer application by the customer's technical experts. Product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein.

Hyperlinks included in this datasheet may direct users to third-party websites. These links are provided as a convenience and for informational purposes only. Inclusion of these hyperlinks does not constitute an endorsement or an approval by Vishay of any of the products, services or opinions of the corporation, organization or individual associated with the third-party website. Vishay disclaims any and all liability and bears no responsibility for the accuracy, legality or content of the third-party website or for that of subsequent links.

Vishay products are not designed for use in life-saving or life-sustaining applications or any application in which the failure of the Vishay product could result in personal injury or death unless specifically qualified in writing by Vishay. Customers using or selling Vishay products not expressly indicated for use in such applications do so at their own risk. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay. Product names and markings noted herein may be trademarks of their respective owners.

© 2025 VISHAY INTERTECHNOLOGY, INC. ALL RIGHTS RESERVED

Revision: 01-Jan-2025

1