

www.vishay.com

Vishay Siliconix

COMPLIANT

HALOGEN

FREE

# Power MOSFET



| PRODUCT SUMMARY          |                             |  |  |  |
|--------------------------|-----------------------------|--|--|--|
| V <sub>DS</sub> (V)      | 60                          |  |  |  |
| $R_{DS(on)}(\Omega)$     | V <sub>GS</sub> = 10 V 0.10 |  |  |  |
| Q <sub>g</sub> max. (nC) | 25                          |  |  |  |
| Q <sub>gs</sub> (nC)     | 5.8                         |  |  |  |
| Q <sub>gd</sub> (nC)     | 11                          |  |  |  |
| Configuration            | Single                      |  |  |  |

#### **FEATURES**

- Dynamic dV/dt rating
- Surface-mount (IRFR024, SiHFR024)
- Straight lead (IRFU024, SiHFU024)
- Available in tape and reel
- Fast switching
- Ease of paralleling
- Simple drive requirements
- · Material categorization: for definitions of compliance please see www.vishav.com/doc?99912



Third generation power MOSFETs from Vishay provide the designer with the best combination of fast switching, ruggedized device design, low on-resistance and cost-effectiveness.

The DPAK is designed for surface mounting using vapor phase, infrared, or wave soldering techniques. The straight lead version (IRFU, SiHFU series) is for through-hole mounting applications. Power dissipation levels up to 1.5 W are possible in typical surface mount applications.

| ORDERING INFORMATION               |               |                |                 |                            |               |  |
|------------------------------------|---------------|----------------|-----------------|----------------------------|---------------|--|
| PACKAGE                            | DPAK (TO-252) | DPAK (TO-252)  | DPAK (TO-252)   | DPAK (TO-252)              | IPAK (TO-251) |  |
| Lead (Pb)-free<br>and halogen-free | SiHFR024-GE3  | SiHFR024TR-GE3 | SiHFR024TRL-GE3 | IRFR024TRPbF-BE3 ab        | SiHFU024-GE3  |  |
| Lead (Pb)-free                     | IRFR024PbF    | IRFR024TRPbFa  | IRFR024TRLPbF   | IRFR024TRRPbF <sup>a</sup> | IRFU024PbF    |  |

#### **Notes**

- a. See device orientation
- b. "-BE3" denotes alternate manufacturing location

| PARAMETER                                                                                   |                  |                                               | SYMBOL                            | LIMIT       | UNIT   |
|---------------------------------------------------------------------------------------------|------------------|-----------------------------------------------|-----------------------------------|-------------|--------|
| Drain-source voltage                                                                        |                  |                                               | $V_{DS}$                          | 60          | V      |
| Gate-source voltage                                                                         |                  |                                               | $V_{GS}$                          | ± 20        | V      |
| Continuous dusin surrent                                                                    | \/ at 10 \/      | $T_C = 25 ^{\circ}C$<br>$T_C = 100 ^{\circ}C$ | 1                                 | 14          |        |
| Continuous drain current $V_{GS} \text{ at 10 V} \qquad \qquad T_C = 100  ^{\circ}\text{C}$ |                  |                                               | - I <sub>D</sub>                  | 9.0         | Α      |
| Pulsed drain current <sup>a</sup>                                                           |                  |                                               | I <sub>DM</sub>                   | 56          |        |
| Linear derating factor                                                                      |                  |                                               |                                   | 0.33        | W/°C   |
| Linear derating factor (PCB mount) e                                                        |                  |                                               |                                   | 0.020       | - W/ C |
| Single pulse avalanche energy b                                                             |                  |                                               | E <sub>AS</sub>                   | 91          | mJ     |
| Maximum power dissipation                                                                   | T <sub>C</sub> = | 25 °C                                         | D                                 | 42          | w      |
| Maximum power dissipation (PCB mount) <sup>e</sup>                                          |                  |                                               | $P_{D}$                           | 2.5         | ] vv   |
| Peak diode recovery dV/dt <sup>c</sup>                                                      |                  |                                               | dV/dt                             | 5.5         | V/ns   |
| Operating junction and storage temperature rang                                             | е                |                                               | T <sub>J</sub> , T <sub>stg</sub> | -55 to +150 | °C     |
| Soldering recommendations (peak temperature)                                                | for              | 10 s                                          | _                                 | 260         |        |

- a. Repetitive rating; pulse width limited by maximum junction temperature (see fig. 11)
- b.  $V_{DD}$  = 25 V, starting  $T_J$  = 25 °C, L = 541  $\mu$ H,  $R_g$  = 25  $\Omega$ ,  $I_{AS}$  = 14 A (see fig. 12) c.  $I_{SD}$  ≤ 17 A, dI/dt ≤ 110 A/ $\mu$ s,  $V_{DD}$  ≤  $V_{DS}$ ,  $T_J$  ≤ 150 °C
- d. 1.6 mm from case
- When mounted on 1" square PCB (FR-4 or G-10 material)

# IRFR024, IRFU024, SiHFR024, SiHFU024

Vishay Siliconix

| THERMAL RESISTANCE RATINGS                |                   |      |      |      |      |
|-------------------------------------------|-------------------|------|------|------|------|
| PARAMETER                                 | SYMBOL            | MIN. | TYP. | MAX. | UNIT |
| Maximum junction-to-ambient               | $R_{thJA}$        | -    | ı    | 110  |      |
| Maximum junction-to-ambient (PCB mount) a | $R_{thJA}$        | -    | -    | 50   | °C/W |
| Maximum junction-to-case (drain)          | R <sub>thJC</sub> | =    | =    | 3.0  |      |

#### Note

a. When mounted on 1" square PCB (FR-4 or G-10 material)

| PARAMETER                                 | SYMBOL                | TES                                                                                               | T CONDITIONS                                                | MIN. | TYP.  | MAX.             | UNIT |
|-------------------------------------------|-----------------------|---------------------------------------------------------------------------------------------------|-------------------------------------------------------------|------|-------|------------------|------|
| Static                                    |                       |                                                                                                   |                                                             |      |       |                  |      |
| Drain-source breakdown voltage            | V <sub>DS</sub>       | V <sub>GS</sub> =                                                                                 | = 0 V, I <sub>D</sub> = 250 μA                              | 60   | -     | -                | V    |
| V <sub>DS</sub> temperature coefficient   | $\Delta V_{DS}/T_{J}$ | Reference                                                                                         | e to 25 °C, I <sub>D</sub> = 1 mA                           | -    | 0.073 | -                | V/°C |
| Gate-source threshold voltage             | V <sub>GS(th)</sub>   | V <sub>DS</sub> =                                                                                 | · V <sub>GS</sub> , I <sub>D</sub> = 250 μA                 | 2.0  | -     | 4.0              | ٧    |
| Gate-source leakage                       | I <sub>GSS</sub>      | ,                                                                                                 | V <sub>GS</sub> = ± 20 V                                    | -    | -     | ± 100            | nA   |
| 7                                         | ,                     | V <sub>DS</sub> :                                                                                 | = 60 V, V <sub>GS</sub> = 0 V                               | -    | -     | 25               |      |
| Zero gate voltage drain current           | I <sub>DSS</sub>      | $V_{DS} = 48 \text{ V}$                                                                           | , V <sub>GS</sub> = 0 V, T <sub>J</sub> = 125 °C            | -    | -     | 250              | μA   |
| Drain-source on-state resistance          | R <sub>DS(on)</sub>   | V <sub>GS</sub> = 10 V                                                                            | I <sub>D</sub> = 8.4 A <sup>b</sup>                         | -    | -     | 0.10             | Ω    |
| Forward transconductance                  | 9 <sub>fs</sub>       | V <sub>DS</sub> =                                                                                 | 25 V, I <sub>D</sub> = 8.4 A <sup>b</sup>                   | 6.2  | -     | -                | S    |
| Dynamic                                   |                       | -                                                                                                 |                                                             |      |       |                  |      |
| Input capacitance                         | C <sub>iss</sub>      |                                                                                                   | $V_{GS} = 0 V$                                              | -    | 640   | -                |      |
| Output capacitance                        | C <sub>oss</sub>      | 1                                                                                                 | $V_{DS} = 25 \text{ V},$                                    | -    | 360   | -                | рF   |
| Reverse transfer capacitance              | C <sub>rss</sub>      | f = 1.0 MHz, see fig. 5                                                                           |                                                             | -    | 79    | -                |      |
| Total gate charge                         | Qg                    |                                                                                                   |                                                             | -    | -     | 25               |      |
| Gate-source charge                        | Q <sub>qs</sub>       | $V_{GS} = 10 \text{ V}$ $I_D = 17 \text{ A}, V_{DS} = 48 \text{ V},$ see fig. 6 and 13 b          |                                                             | -    | -     | 5.8              | nC   |
| Gate-drain charge                         | Q <sub>qd</sub>       |                                                                                                   |                                                             | -    | -     | 11               |      |
| Turn-on delay time                        | t <sub>d(on)</sub>    |                                                                                                   |                                                             | -    | 13    | -                |      |
| Rise time                                 | t <sub>r</sub>        | $V_{DD}$ = 30 V, $I_{D}$ = 17A, $R_{G}$ = 18 $\Omega$ , $R_{D}$ = 1.7 $\Omega$ , see fig. 10 b    |                                                             | -    | 58    | -                |      |
| Turn-off delay time                       | t <sub>d(off)</sub>   |                                                                                                   |                                                             | -    | 25    | -                | ns   |
| Fall time                                 | t <sub>f</sub>        |                                                                                                   |                                                             | -    | 42    | ī                |      |
| Internal drain inductance                 | L <sub>D</sub>        | Between lead,                                                                                     |                                                             | -    | 4.5   | -                |      |
| Internal source inductance                | L <sub>S</sub>        | 6 mm (0.25") from package and center of die contact                                               |                                                             | -    | 7.5   | -                | nH   |
| Drain-source body diode characteristic    | S                     |                                                                                                   |                                                             |      |       |                  |      |
| Continuous source-drain diode current     | Is                    | MOSFET sym showing the                                                                            | bol                                                         | -    | -     | 14               |      |
| Pulsed diode forward current <sup>a</sup> | I <sub>SM</sub>       | integral reverse p - n junction diode                                                             |                                                             | -    | -     | 56               | Α    |
| Body diode voltage                        | V <sub>SD</sub>       | T <sub>J</sub> = 25 °C                                                                            | , I <sub>S</sub> = 14 A, V <sub>GS</sub> = 0 V <sup>b</sup> | -    | -     | 1.5              | V    |
| Body diode reverse recovery time          | t <sub>rr</sub>       | T 05 00 1                                                                                         | 47 A all/alt 400 A/b                                        | -    | 88    | 180              | ns   |
| Body diode reverse recovery charge        | Q <sub>rr</sub>       | $T_J = 25  ^{\circ}\text{C}, I_F = 17  \text{A}, dI/dt = 100  \text{A/} \mu \text{s}^{\text{b}}$  |                                                             | -    | 0.29  | 0.64             | μC   |
| Forward turn-on time                      | t <sub>on</sub>       | Intrinsic turn-on time is negligible (turn-on is dominated by L <sub>S</sub> and L <sub>D</sub> ) |                                                             |      |       | L <sub>D</sub> ) |      |

- a. Repetitive rating; pulse width limited by maximum junction temperature (see fig. 11)
- b. Pulse width  $\leq$  300 µs; duty cycle  $\leq$  2 %

www.vishay.com

Vishay Siliconix

## TYPICAL CHARACTERISTICS (25 °C, unless otherwise noted)



Fig. 1 - Typical Output Characteristics, T<sub>C</sub> = 25 °C



Fig. 1 - Typical Output Characteristics,  $T_C = 150$  °C



Fig. 2 - Typical Transfer Characteristics



Fig. 3 - Normalized On-Resistance vs. Temperature





Fig. 4 - Typical Capacitance vs. Drain-to-Source Voltage



Fig. 6 - Typical Source-Drain Diode Forward Voltage



Fig. 5 - Typical Gate Charge vs. Gate-to-Source Voltage



Fig. 7 - Maximum Safe Operating Area

Vishay Siliconix



Fig. 8 - Maximum Drain Current vs. Case Temperature



Fig. 10a - Switching Time Test Circuit



Fig. 10b - Switching Time Waveforms



Fig. 9 - Maximum Effective Transient Thermal Impedance, Junction-to-Case

Vishay Siliconix



Fig. 12a - Unclamped Inductive Test Circuit



Fig. 12b - Unclamped Inductive Waveforms



Fig. 12c - Maximum Avalanche Energy vs. Drain Current



Fig. 13a - Basic Gate Charge Waveform



Fig. 13b - Gate Charge Test Circuit

Vishay Siliconix

#### Peak Diode Recovery dV/dt Test Circuit





Fig. 10 - For N-Channel

Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package/tape drawings, part marking, and reliability data, see <a href="https://www.vishay.com/ppg?91264">www.vishay.com/ppg?91264</a>.



# **TO-252AA Case Outline**

### **VERSION 1: FACILITY CODE = Y**







|      | MILLIMETERS |       |  |
|------|-------------|-------|--|
| DIM. | MIN.        | MAX.  |  |
| Α    | 2.18        | 2.38  |  |
| A1   | -           | 0.127 |  |
| b    | 0.64        | 0.88  |  |
| b2   | 0.76        | 1.14  |  |
| b3   | 4.95        | 5.46  |  |
| С    | 0.46        | 0.61  |  |
| C2   | 0.46        | 0.89  |  |
| D    | 5.97        | 6.22  |  |
| D1   | 4.10        | -     |  |
| Е    | 6.35        | 6.73  |  |
| E1   | 4.32        | -     |  |
| Н    | 9.40        | 10.41 |  |
| е    | 2.28        | BSC   |  |
| e1   | 4.56        | BSC   |  |
| L    | 1.40        | 1.78  |  |
| L3   | 0.89        | 1.27  |  |
| L4   | -           | 1.02  |  |
| L5   | 1.01        | 1.52  |  |

#### Note

• Dimension L3 is for reference only



#### **VERSION 2: FACILITY CODE = N**



|      | MILLIMETERS |       |  |
|------|-------------|-------|--|
| DIM. | MIN.        | MAX.  |  |
| А    | 2.18        | 2.39  |  |
| A1   | -           | 0.13  |  |
| b    | 0.65        | 0.89  |  |
| b1   | 0.64        | 0.79  |  |
| b2   | 0.76        | 1.13  |  |
| b3   | 4.95        | 5.46  |  |
| С    | 0.46        | 0.61  |  |
| c1   | 0.41        | 0.56  |  |
| c2   | 0.46        | 0.60  |  |
| D    | 5.97        | 6.22  |  |
| D1   | 5.21        | -     |  |
| Е    | 6.35        | 6.73  |  |
| E1   | 4.32        | -     |  |
| е    | 2.29 BSC    |       |  |
| Н    | 9.94        | 10.34 |  |

|      | MILLIMETERS |        |  |
|------|-------------|--------|--|
| DIM. | MIN.        | MAX.   |  |
| L    | 1.50        | 1.78   |  |
| L1   | 2.74        | ł ref. |  |
| L2   | 0.51        | BSC    |  |
| L3   | 0.89        | 1.27   |  |
| L4   | -           | 1.02   |  |
| L5   | 1.14        | 1.49   |  |
| L6   | 0.65        | 0.85   |  |
| θ    | 0°          | 10°    |  |
| θ1   | 0°          | 15°    |  |
| θ2   | 25°         | 35°    |  |

#### Notes

- Dimensioning and tolerance confirm to ASME Y14.5M-1994
- All dimensions are in millimeters. Angles are in degrees
- Heat sink side flash is max. 0.8 mm
- Radius on terminal is optional

ECN: E22-0399-Rev. R, 03-Oct-2022

DWG: 5347

www.vishay.com

Vishay Siliconix

# **Case Outline for TO-251AA (High Voltage)**

#### **OPTION 1:**



|      | MILLIMETERS |      | INC   | HES   |
|------|-------------|------|-------|-------|
| DIM. | MIN.        | MAX. | MIN.  | MAX.  |
| Α    | 2.18        | 2.39 | 0.086 | 0.094 |
| A1   | 0.89        | 1.14 | 0.035 | 0.045 |
| b    | 0.64        | 0.89 | 0.025 | 0.035 |
| b1   | 0.65        | 0.79 | 0.026 | 0.031 |
| b2   | 0.76        | 1.14 | 0.030 | 0.045 |
| b3   | 0.76        | 1.04 | 0.030 | 0.041 |
| b4   | 4.95        | 5.46 | 0.195 | 0.215 |
| С    | 0.46        | 0.61 | 0.018 | 0.024 |
| c1   | 0.41        | 0.56 | 0.016 | 0.022 |
| c2   | 0.46        | 0.86 | 0.018 | 0.034 |
| D    | 5.97        | 6.22 | 0.235 | 0.245 |

|      | MILLIMETERS |          | INC   | HES   |
|------|-------------|----------|-------|-------|
| DIM. | MIN.        | MAX.     | MIN.  | MAX.  |
| D1   | 5.21        | -        | 0.205 | -     |
| Е    | 6.35        | 6.73     | 0.250 | 0.265 |
| E1   | 4.32        | =        | 0.170 | =     |
| е    | 2.29        | 2.29 BSC |       | BSC   |
| L    | 8.89        | 9.65     | 0.350 | 0.380 |
| L1   | 1.91        | 2.29     | 0.075 | 0.090 |
| L2   | 0.89        | 1.27     | 0.035 | 0.050 |
| L3   | 1.14        | 1.52     | 0.045 | 0.060 |
| θ1   | 0'          | 15'      | 0'    | 15'   |
| θ2   | 25'         | 35'      | 25'   | 35'   |
|      | •           |          | •     |       |

ECN: E21-0682-Rev. C, 27-Dec-2021

DWG: 5968

- Dimensioning and tolerancing per ASME Y14.5M-1994
- Dimension are shown in inches and millimeters
- Dimension D and E do not include mold flash. Mold flash shall not exceed 0.13 mm (0.005") per side. These dimensions are measured at the outermost extremes of the plastic body
- Thermal pad contour optional with dimensions b4, L2, E1 and D1
- Lead dimension uncontrolled in L3
- Dimension b1, b3 and c1 apply to base metal only
- Outline conforms to JEDEC® outline TO-251AA



#### **OPTION 2: FACILITY CODE = N**



| DIM. | MIN.  | NOM.  | MAX.  |
|------|-------|-------|-------|
| Α    | 2.180 | 2.285 | 2.390 |
| A1   | 0.890 | 1.015 | 1.140 |
| b    | 0.640 | 0.765 | 0.890 |
| b1   | 0.640 | 0.715 | 0.790 |
| b2   | 0.760 | 0.950 | 1.140 |
| b3   | 0.760 | 0.900 | 1.040 |
| b4   | 4.950 | 5.205 | 5.460 |
| С    | 0.460 | 1     | 0.610 |
| c1   | 0.410 | -     | 0.560 |
| c2   | 0.460 | -     | 0.610 |
| D    | 5.970 | 6.095 | 6.220 |
| D1   | 4.300 | - 1   | ı     |

| DIM. | MIN.  | NOM.  | MAX.  |
|------|-------|-------|-------|
| D2   | 5.380 | -     | -     |
| E    | 6.350 | 6.540 | 6.730 |
| E1   | 4.32  | -     | -     |
| е    | 2.29  | BSC   |       |
| L    | 8.890 | 9.270 | 9.650 |
| L1   | 1.910 | 2.100 | 2.290 |
| L2   | 0.890 | 1.080 | 1.270 |
| L3   | 1.140 | 1.330 | 1.520 |
| L4   | 1.300 | 1.400 | 1.500 |
| θ1   | 0°    | 7.5°  | 15°   |
| θ2   | 4°    | -     | -     |
|      |       |       |       |

ECN: E21-0682-Rev. C, 27-Dec-2021

DWG: 5968

- Dimensioning and tolerancing per ASME Y14.5M-1994
- All dimension are in millimeters, angles are in degrees
- Heat sink side flash is max. 0.8 mm



## **RECOMMENDED MINIMUM PADS FOR DPAK (TO-252)**



Recommended Minimum Pads Dimensions in Inches/(mm)

Return to Index

APPLICATION NOTE



# **Legal Disclaimer Notice**

Vishay

# **Disclaimer**

ALL PRODUCT, PRODUCT SPECIFICATIONS AND DATA ARE SUBJECT TO CHANGE WITHOUT NOTICE TO IMPROVE RELIABILITY, FUNCTION OR DESIGN OR OTHERWISE.

Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained in any datasheet or in any other disclosure relating to any product.

Vishay makes no warranty, representation or guarantee regarding the suitability of the products for any particular purpose or the continuing production of any product. To the maximum extent permitted by applicable law, Vishay disclaims (i) any and all liability arising out of the application or use of any product, (ii) any and all liability, including without limitation special, consequential or incidental damages, and (iii) any and all implied warranties, including warranties of fitness for particular purpose, non-infringement and merchantability.

Statements regarding the suitability of products for certain types of applications are based on Vishay's knowledge of typical requirements that are often placed on Vishay products in generic applications. Such statements are not binding statements about the suitability of products for a particular application. It is the customer's responsibility to validate that a particular product with the properties described in the product specification is suitable for use in a particular application. Parameters provided in datasheets and / or specifications may vary in different applications and performance may vary over time. All operating parameters, including typical parameters, must be validated for each customer application by the customer's technical experts. Product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein.

Hyperlinks included in this datasheet may direct users to third-party websites. These links are provided as a convenience and for informational purposes only. Inclusion of these hyperlinks does not constitute an endorsement or an approval by Vishay of any of the products, services or opinions of the corporation, organization or individual associated with the third-party website. Vishay disclaims any and all liability and bears no responsibility for the accuracy, legality or content of the third-party website or for that of subsequent links.

Vishay products are not designed for use in life-saving or life-sustaining applications or any application in which the failure of the Vishay product could result in personal injury or death unless specifically qualified in writing by Vishay. Customers using or selling Vishay products not expressly indicated for use in such applications do so at their own risk. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay. Product names and markings noted herein may be trademarks of their respective owners.